2 * clock specification for Xilinx ZynqMP ep108 development board
4 * (C) Copyright 2015, Xilinx, Inc.
6 * Michal Simek <michal.simek@xilinx.com>
8 * SPDX-License-Identifier: GPL-2.0+
13 compatible = "fixed-clock";
15 clock-frequency = <25000000>;
19 compatible = "fixed-clock";
21 clock-frequency = <111111111>;
25 compatible = "fixed-clock";
27 clock-frequency = <75000000>;
31 compatible = "fixed-clock";
33 clock-frequency = <50000000>;
34 clock-accuracy = <100>;
38 compatible = "fixed-clock";
40 clock-frequency = <22579200>;
41 clock-accuracy = <100>;
46 clocks = <&misc_clk &misc_clk>;
50 clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>;
66 clocks = <&misc_clk &misc_clk>;
74 clocks = <&misc_clk>, <&misc_clk>;
78 clocks = <&misc_clk>, <&misc_clk>;
82 clocks = <&misc_clk &misc_clk>;
86 clocks = <&misc_clk &misc_clk>;
90 clocks = <&misc_clk &misc_clk>;
94 clocks = <&misc_clk>, <&misc_clk>;
98 clocks = <&misc_clk>, <&misc_clk>;
106 clocks = <&misc_clk>;
110 clocks = <&dp_aclk>, <&dp_aud_clk>;
113 &xlnx_dp_snd_codec0 {
114 clocks = <&dp_aud_clk>;
118 clocks = <&misc_clk>;