]> git.sur5r.net Git - u-boot/blob - arch/arm/dts/zynqmp.dtsi
ARM64: zynqmp: Add description for LPDDMA channel usage
[u-boot] / arch / arm / dts / zynqmp.dtsi
1 /*
2  * dts file for Xilinx ZynqMP
3  *
4  * (C) Copyright 2014 - 2015, Xilinx, Inc.
5  *
6  * Michal Simek <michal.simek@xilinx.com>
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10 / {
11         compatible = "xlnx,zynqmp";
12         #address-cells = <2>;
13         #size-cells = <2>;
14
15         cpus {
16                 #address-cells = <1>;
17                 #size-cells = <0>;
18
19                 cpu@0 {
20                         compatible = "arm,cortex-a53", "arm,armv8";
21                         device_type = "cpu";
22                         enable-method = "psci";
23                         reg = <0x0>;
24                 };
25
26                 cpu@1 {
27                         compatible = "arm,cortex-a53", "arm,armv8";
28                         device_type = "cpu";
29                         enable-method = "psci";
30                         reg = <0x1>;
31                 };
32
33                 cpu@2 {
34                         compatible = "arm,cortex-a53", "arm,armv8";
35                         device_type = "cpu";
36                         enable-method = "psci";
37                         reg = <0x2>;
38                 };
39
40                 cpu@3 {
41                         compatible = "arm,cortex-a53", "arm,armv8";
42                         device_type = "cpu";
43                         enable-method = "psci";
44                         reg = <0x3>;
45                 };
46         };
47
48         dcc: dcc {
49                 compatible = "arm,dcc";
50                 status = "disabled";
51                 u-boot,dm-pre-reloc;
52         };
53
54         power-domains {
55                 compatible = "xlnx,zynqmp-genpd";
56
57                 pd_usb0: pd-usb0 {
58                         #power-domain-cells = <0x0>;
59                         pd-id = <0x16>;
60                 };
61
62                 pd_usb1: pd-usb1 {
63                         #power-domain-cells = <0x0>;
64                         pd-id = <0x17>;
65                 };
66
67                 pd_sata: pd-sata {
68                         #power-domain-cells = <0x0>;
69                         pd-id = <0x1c>;
70                 };
71
72                 pd_spi0: pd-spi0 {
73                         #power-domain-cells = <0x0>;
74                         pd-id = <0x23>;
75                 };
76
77                 pd_spi1: pd-spi1 {
78                         #power-domain-cells = <0x0>;
79                         pd-id = <0x24>;
80                 };
81
82                 pd_uart0: pd-uart0 {
83                         #power-domain-cells = <0x0>;
84                         pd-id = <0x21>;
85                 };
86
87                 pd_uart1: pd-uart1 {
88                         #power-domain-cells = <0x0>;
89                         pd-id = <0x22>;
90                 };
91
92                 pd_eth0: pd-eth0 {
93                         #power-domain-cells = <0x0>;
94                         pd-id = <0x1d>;
95                 };
96
97                 pd_eth1: pd-eth1 {
98                         #power-domain-cells = <0x0>;
99                         pd-id = <0x1e>;
100                 };
101
102                 pd_eth2: pd-eth2 {
103                         #power-domain-cells = <0x0>;
104                         pd-id = <0x1f>;
105                 };
106
107                 pd_eth3: pd-eth3 {
108                         #power-domain-cells = <0x0>;
109                         pd-id = <0x20>;
110                 };
111
112                 pd_i2c0: pd-i2c0 {
113                         #power-domain-cells = <0x0>;
114                         pd-id = <0x25>;
115                 };
116
117                 pd_i2c1: pd-i2c1 {
118                         #power-domain-cells = <0x0>;
119                         pd-id = <0x26>;
120                 };
121
122                 pd_dp: pd-dp {
123                         /* fixme: what to attach to */
124                         #power-domain-cells = <0x0>;
125                         pd-id = <0x29>;
126                 };
127
128                 pd_gdma: pd-gdma {
129                         #power-domain-cells = <0x0>;
130                         pd-id = <0x2a>;
131                 };
132
133                 pd_adma: pd-adma {
134                         #power-domain-cells = <0x0>;
135                         pd-id = <0x2b>;
136                 };
137
138                 pd_ttc0: pd-ttc0 {
139                         #power-domain-cells = <0x0>;
140                         pd-id = <0x18>;
141                 };
142
143                 pd_ttc1: pd-ttc1 {
144                         #power-domain-cells = <0x0>;
145                         pd-id = <0x19>;
146                 };
147
148                 pd_ttc2: pd-ttc2 {
149                         #power-domain-cells = <0x0>;
150                         pd-id = <0x1a>;
151                 };
152
153                 pd_ttc3: pd-ttc3 {
154                         #power-domain-cells = <0x0>;
155                         pd-id = <0x1b>;
156                 };
157
158                 pd_sd0: pd-sd0 {
159                         #power-domain-cells = <0x0>;
160                         pd-id = <0x27>;
161                 };
162
163                 pd_sd1: pd-sd1 {
164                         #power-domain-cells = <0x0>;
165                         pd-id = <0x28>;
166                 };
167
168                 pd_nand: pd-nand {
169                         #power-domain-cells = <0x0>;
170                         pd-id = <0x2c>;
171                 };
172
173                 pd_qspi: pd-qspi {
174                         #power-domain-cells = <0x0>;
175                         pd-id = <0x2d>;
176                 };
177
178                 pd_gpio: pd-gpio {
179                         #power-domain-cells = <0x0>;
180                         pd-id = <0x2e>;
181                 };
182
183                 pd_can0: pd-can0 {
184                         #power-domain-cells = <0x0>;
185                         pd-id = <0x2f>;
186                 };
187
188                 pd_can1: pd-can1 {
189                         #power-domain-cells = <0x0>;
190                         pd-id = <0x30>;
191                 };
192
193                 pd_pcie: pd-pcie {
194                         #power-domain-cells = <0x0>;
195                         pd-id = <0x3b>;
196                 };
197
198                 pd_gpu: pd-gpu {
199                         #power-domain-cells = <0x0>;
200                         pd-id = <0x3a 0x14 0x15>;
201                 };
202         };
203
204         pmu {
205                 compatible = "arm,armv8-pmuv3";
206                 interrupt-parent = <&gic>;
207                 interrupts = <0 143 4>,
208                              <0 144 4>,
209                              <0 145 4>,
210                              <0 146 4>;
211         };
212
213         psci {
214                 compatible = "arm,psci-0.2";
215                 method = "smc";
216         };
217
218         firmware {
219                 compatible = "xlnx,zynqmp-pm";
220                 method = "smc";
221         };
222
223         timer {
224                 compatible = "arm,armv8-timer";
225                 interrupt-parent = <&gic>;
226                 interrupts = <1 13 0xf01>,
227                              <1 14 0xf01>,
228                              <1 11 0xf01>,
229                              <1 10 0xf01>;
230         };
231
232         edac {
233                 compatible = "arm,cortex-a53-edac";
234         };
235
236         pcap {
237                 compatible = "xlnx,zynqmp-pcap-fpga";
238         };
239
240         amba_apu: amba_apu@0 {
241                 compatible = "simple-bus";
242                 #address-cells = <2>;
243                 #size-cells = <1>;
244                 ranges = <0 0 0 0 0xffffffff>;
245
246                 gic: interrupt-controller@f9010000 {
247                         compatible = "arm,gic-400", "arm,cortex-a15-gic";
248                         #interrupt-cells = <3>;
249                         reg = <0x0 0xf9010000 0x10000>,
250                               <0x0 0xf9020000 0x20000>,
251                               <0x0 0xf9040000 0x20000>,
252                               <0x0 0xf9060000 0x20000>;
253                         interrupt-controller;
254                         interrupt-parent = <&gic>;
255                         interrupts = <1 9 0xf04>;
256                 };
257         };
258
259         amba: amba {
260                 compatible = "simple-bus";
261                 u-boot,dm-pre-reloc;
262                 #address-cells = <2>;
263                 #size-cells = <2>;
264                 ranges;
265
266                 can0: can@ff060000 {
267                         compatible = "xlnx,zynq-can-1.0";
268                         status = "disabled";
269                         clock-names = "can_clk", "pclk";
270                         reg = <0x0 0xff060000 0x0 0x1000>;
271                         interrupts = <0 23 4>;
272                         interrupt-parent = <&gic>;
273                         tx-fifo-depth = <0x40>;
274                         rx-fifo-depth = <0x40>;
275                         power-domains = <&pd_can0>;
276                 };
277
278                 can1: can@ff070000 {
279                         compatible = "xlnx,zynq-can-1.0";
280                         status = "disabled";
281                         clock-names = "can_clk", "pclk";
282                         reg = <0x0 0xff070000 0x0 0x1000>;
283                         interrupts = <0 24 4>;
284                         interrupt-parent = <&gic>;
285                         tx-fifo-depth = <0x40>;
286                         rx-fifo-depth = <0x40>;
287                         power-domains = <&pd_can1>;
288                 };
289
290                 cci: cci@fd6e0000 {
291                         compatible = "arm,cci-400";
292                         reg = <0x0 0xfd6e0000 0x0 0x9000>;
293                         ranges = <0x0 0x0 0xfd6e0000 0x10000>;
294                         #address-cells = <1>;
295                         #size-cells = <1>;
296
297                         pmu@9000 {
298                                 compatible = "arm,cci-400-pmu,r1";
299                                 reg = <0x9000 0x5000>;
300                                 interrupt-parent = <&gic>;
301                                 interrupts = <0 123 4>,
302                                              <0 123 4>,
303                                              <0 123 4>,
304                                              <0 123 4>,
305                                              <0 123 4>;
306                         };
307                 };
308
309                 /* GDMA */
310                 fpd_dma_chan1: dma@fd500000 {
311                         status = "disabled";
312                         compatible = "xlnx,zynqmp-dma-1.0";
313                         reg = <0x0 0xfd500000 0x0 0x1000>;
314                         interrupt-parent = <&gic>;
315                         interrupts = <0 124 4>;
316                         clock-names = "clk_main", "clk_apb";
317                         xlnx,bus-width = <128>;
318                         #stream-id-cells = <1>;
319                         iommus = <&smmu 0x14e8>;
320                         power-domains = <&pd_gdma>;
321                 };
322
323                 fpd_dma_chan2: dma@fd510000 {
324                         status = "disabled";
325                         compatible = "xlnx,zynqmp-dma-1.0";
326                         reg = <0x0 0xfd510000 0x0 0x1000>;
327                         interrupt-parent = <&gic>;
328                         interrupts = <0 125 4>;
329                         clock-names = "clk_main", "clk_apb";
330                         xlnx,bus-width = <128>;
331                         #stream-id-cells = <1>;
332                         iommus = <&smmu 0x14e9>;
333                         power-domains = <&pd_gdma>;
334                 };
335
336                 fpd_dma_chan3: dma@fd520000 {
337                         status = "disabled";
338                         compatible = "xlnx,zynqmp-dma-1.0";
339                         reg = <0x0 0xfd520000 0x0 0x1000>;
340                         interrupt-parent = <&gic>;
341                         interrupts = <0 126 4>;
342                         clock-names = "clk_main", "clk_apb";
343                         xlnx,bus-width = <128>;
344                         #stream-id-cells = <1>;
345                         iommus = <&smmu 0x14ea>;
346                         power-domains = <&pd_gdma>;
347                 };
348
349                 fpd_dma_chan4: dma@fd530000 {
350                         status = "disabled";
351                         compatible = "xlnx,zynqmp-dma-1.0";
352                         reg = <0x0 0xfd530000 0x0 0x1000>;
353                         interrupt-parent = <&gic>;
354                         interrupts = <0 127 4>;
355                         clock-names = "clk_main", "clk_apb";
356                         xlnx,bus-width = <128>;
357                         #stream-id-cells = <1>;
358                         iommus = <&smmu 0x14eb>;
359                         power-domains = <&pd_gdma>;
360                 };
361
362                 fpd_dma_chan5: dma@fd540000 {
363                         status = "disabled";
364                         compatible = "xlnx,zynqmp-dma-1.0";
365                         reg = <0x0 0xfd540000 0x0 0x1000>;
366                         interrupt-parent = <&gic>;
367                         interrupts = <0 128 4>;
368                         clock-names = "clk_main", "clk_apb";
369                         xlnx,bus-width = <128>;
370                         #stream-id-cells = <1>;
371                         iommus = <&smmu 0x14ec>;
372                         power-domains = <&pd_gdma>;
373                 };
374
375                 fpd_dma_chan6: dma@fd550000 {
376                         status = "disabled";
377                         compatible = "xlnx,zynqmp-dma-1.0";
378                         reg = <0x0 0xfd550000 0x0 0x1000>;
379                         interrupt-parent = <&gic>;
380                         interrupts = <0 129 4>;
381                         clock-names = "clk_main", "clk_apb";
382                         xlnx,bus-width = <128>;
383                         #stream-id-cells = <1>;
384                         iommus = <&smmu 0x14ed>;
385                         power-domains = <&pd_gdma>;
386                 };
387
388                 fpd_dma_chan7: dma@fd560000 {
389                         status = "disabled";
390                         compatible = "xlnx,zynqmp-dma-1.0";
391                         reg = <0x0 0xfd560000 0x0 0x1000>;
392                         interrupt-parent = <&gic>;
393                         interrupts = <0 130 4>;
394                         clock-names = "clk_main", "clk_apb";
395                         xlnx,bus-width = <128>;
396                         #stream-id-cells = <1>;
397                         iommus = <&smmu 0x14ee>;
398                         power-domains = <&pd_gdma>;
399                 };
400
401                 fpd_dma_chan8: dma@fd570000 {
402                         status = "disabled";
403                         compatible = "xlnx,zynqmp-dma-1.0";
404                         reg = <0x0 0xfd570000 0x0 0x1000>;
405                         interrupt-parent = <&gic>;
406                         interrupts = <0 131 4>;
407                         clock-names = "clk_main", "clk_apb";
408                         xlnx,bus-width = <128>;
409                         #stream-id-cells = <1>;
410                         iommus = <&smmu 0x14ef>;
411                         power-domains = <&pd_gdma>;
412                 };
413
414                 gpu: gpu@fd4b0000 {
415                         status = "disabled";
416                         compatible = "arm,mali-400", "arm,mali-utgard";
417                         reg = <0x0 0xfd4b0000 0x0 0x30000>;
418                         interrupt-parent = <&gic>;
419                         interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
420                         interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
421                         power-domains = <&pd_gpu>;
422                 };
423
424                 /* LPDDMA default allows only secured access. inorder to enable
425                  * These dma channels, Users should ensure that these dma
426                  * Channels are allowed for non secure access.
427                  */
428                 lpd_dma_chan1: dma@ffa80000 {
429                         status = "disabled";
430                         compatible = "xlnx,zynqmp-dma-1.0";
431                         reg = <0x0 0xffa80000 0x0 0x1000>;
432                         interrupt-parent = <&gic>;
433                         interrupts = <0 77 4>;
434                         xlnx,bus-width = <64>;
435                         #stream-id-cells = <1>;
436                         iommus = <&smmu 0x868>;
437                         power-domains = <&pd_adma>;
438                 };
439
440                 lpd_dma_chan2: dma@ffa90000 {
441                         status = "disabled";
442                         compatible = "xlnx,zynqmp-dma-1.0";
443                         reg = <0x0 0xffa90000 0x0 0x1000>;
444                         interrupt-parent = <&gic>;
445                         interrupts = <0 78 4>;
446                         xlnx,bus-width = <64>;
447                         #stream-id-cells = <1>;
448                         iommus = <&smmu 0x869>;
449                         power-domains = <&pd_adma>;
450                 };
451
452                 lpd_dma_chan3: dma@ffaa0000 {
453                         status = "disabled";
454                         compatible = "xlnx,zynqmp-dma-1.0";
455                         reg = <0x0 0xffaa0000 0x0 0x1000>;
456                         interrupt-parent = <&gic>;
457                         interrupts = <0 79 4>;
458                         xlnx,bus-width = <64>;
459                         #stream-id-cells = <1>;
460                         iommus = <&smmu 0x86a>;
461                         power-domains = <&pd_adma>;
462                 };
463
464                 lpd_dma_chan4: dma@ffab0000 {
465                         status = "disabled";
466                         compatible = "xlnx,zynqmp-dma-1.0";
467                         reg = <0x0 0xffab0000 0x0 0x1000>;
468                         interrupt-parent = <&gic>;
469                         interrupts = <0 80 4>;
470                         xlnx,bus-width = <64>;
471                         #stream-id-cells = <1>;
472                         iommus = <&smmu 0x86b>;
473                         power-domains = <&pd_adma>;
474                 };
475
476                 lpd_dma_chan5: dma@ffac0000 {
477                         status = "disabled";
478                         compatible = "xlnx,zynqmp-dma-1.0";
479                         reg = <0x0 0xffac0000 0x0 0x1000>;
480                         interrupt-parent = <&gic>;
481                         interrupts = <0 81 4>;
482                         xlnx,bus-width = <64>;
483                         #stream-id-cells = <1>;
484                         iommus = <&smmu 0x86c>;
485                         power-domains = <&pd_adma>;
486                 };
487
488                 lpd_dma_chan6: dma@ffad0000 {
489                         status = "disabled";
490                         compatible = "xlnx,zynqmp-dma-1.0";
491                         reg = <0x0 0xffad0000 0x0 0x1000>;
492                         interrupt-parent = <&gic>;
493                         interrupts = <0 82 4>;
494                         xlnx,bus-width = <64>;
495                         #stream-id-cells = <1>;
496                         iommus = <&smmu 0x86d>;
497                         power-domains = <&pd_adma>;
498                 };
499
500                 lpd_dma_chan7: dma@ffae0000 {
501                         status = "disabled";
502                         compatible = "xlnx,zynqmp-dma-1.0";
503                         reg = <0x0 0xffae0000 0x0 0x1000>;
504                         interrupt-parent = <&gic>;
505                         interrupts = <0 83 4>;
506                         xlnx,bus-width = <64>;
507                         #stream-id-cells = <1>;
508                         iommus = <&smmu 0x86e>;
509                         power-domains = <&pd_adma>;
510                 };
511
512                 lpd_dma_chan8: dma@ffaf0000 {
513                         status = "disabled";
514                         compatible = "xlnx,zynqmp-dma-1.0";
515                         reg = <0x0 0xffaf0000 0x0 0x1000>;
516                         interrupt-parent = <&gic>;
517                         interrupts = <0 84 4>;
518                         xlnx,bus-width = <64>;
519                         #stream-id-cells = <1>;
520                         iommus = <&smmu 0x86f>;
521                         power-domains = <&pd_adma>;
522                 };
523
524                 mc: memory-controller@fd070000 {
525                         compatible = "xlnx,zynqmp-ddrc-2.40a";
526                         reg = <0x0 0xfd070000 0x0 0x30000>;
527                         interrupt-parent = <&gic>;
528                         interrupts = <0 112 4>;
529                 };
530
531                 nand0: nand@ff100000 {
532                         compatible = "arasan,nfc-v3p10";
533                         status = "disabled";
534                         reg = <0x0 0xff100000 0x0 0x1000>;
535                         clock-names = "clk_sys", "clk_flash";
536                         interrupt-parent = <&gic>;
537                         interrupts = <0 14 4>;
538                         #address-cells = <2>;
539                         #size-cells = <1>;
540                         #stream-id-cells = <1>;
541                         iommus = <&smmu 0x872>;
542                         power-domains = <&pd_nand>;
543                 };
544
545                 gem0: ethernet@ff0b0000 {
546                         compatible = "cdns,zynqmp-gem";
547                         status = "disabled";
548                         interrupt-parent = <&gic>;
549                         interrupts = <0 57 4>, <0 57 4>;
550                         reg = <0x0 0xff0b0000 0x0 0x1000>;
551                         clock-names = "pclk", "hclk", "tx_clk";
552                         #address-cells = <1>;
553                         #size-cells = <0>;
554                         #stream-id-cells = <1>;
555                         iommus = <&smmu 0x874>;
556                         power-domains = <&pd_eth0>;
557                 };
558
559                 gem1: ethernet@ff0c0000 {
560                         compatible = "cdns,zynqmp-gem";
561                         status = "disabled";
562                         interrupt-parent = <&gic>;
563                         interrupts = <0 59 4>, <0 59 4>;
564                         reg = <0x0 0xff0c0000 0x0 0x1000>;
565                         clock-names = "pclk", "hclk", "tx_clk";
566                         #address-cells = <1>;
567                         #size-cells = <0>;
568                         #stream-id-cells = <1>;
569                         iommus = <&smmu 0x875>;
570                         power-domains = <&pd_eth1>;
571                 };
572
573                 gem2: ethernet@ff0d0000 {
574                         compatible = "cdns,zynqmp-gem";
575                         status = "disabled";
576                         interrupt-parent = <&gic>;
577                         interrupts = <0 61 4>, <0 61 4>;
578                         reg = <0x0 0xff0d0000 0x0 0x1000>;
579                         clock-names = "pclk", "hclk", "tx_clk";
580                         #address-cells = <1>;
581                         #size-cells = <0>;
582                         #stream-id-cells = <1>;
583                         iommus = <&smmu 0x876>;
584                         power-domains = <&pd_eth2>;
585                 };
586
587                 gem3: ethernet@ff0e0000 {
588                         compatible = "cdns,zynqmp-gem";
589                         status = "disabled";
590                         interrupt-parent = <&gic>;
591                         interrupts = <0 63 4>, <0 63 4>;
592                         reg = <0x0 0xff0e0000 0x0 0x1000>;
593                         clock-names = "pclk", "hclk", "tx_clk";
594                         #address-cells = <1>;
595                         #size-cells = <0>;
596                         #stream-id-cells = <1>;
597                         iommus = <&smmu 0x877>;
598                         power-domains = <&pd_eth3>;
599                 };
600
601                 gpio: gpio@ff0a0000 {
602                         compatible = "xlnx,zynqmp-gpio-1.0";
603                         status = "disabled";
604                         #gpio-cells = <0x2>;
605                         interrupt-parent = <&gic>;
606                         interrupts = <0 16 4>;
607                         interrupt-controller;
608                         #interrupt-cells = <2>;
609                         reg = <0x0 0xff0a0000 0x0 0x1000>;
610                         power-domains = <&pd_gpio>;
611                 };
612
613                 i2c0: i2c@ff020000 {
614                         compatible = "cdns,i2c-r1p10";
615                         status = "disabled";
616                         interrupt-parent = <&gic>;
617                         interrupts = <0 17 4>;
618                         reg = <0x0 0xff020000 0x0 0x1000>;
619                         #address-cells = <1>;
620                         #size-cells = <0>;
621                         power-domains = <&pd_i2c0>;
622                 };
623
624                 i2c1: i2c@ff030000 {
625                         compatible = "cdns,i2c-r1p10";
626                         status = "disabled";
627                         interrupt-parent = <&gic>;
628                         interrupts = <0 18 4>;
629                         reg = <0x0 0xff030000 0x0 0x1000>;
630                         #address-cells = <1>;
631                         #size-cells = <0>;
632                         power-domains = <&pd_i2c1>;
633                 };
634
635                 ocm: memory-controller@ff960000 {
636                         compatible = "xlnx,zynqmp-ocmc-1.0";
637                         reg = <0x0 0xff960000 0x0 0x1000>;
638                         interrupt-parent = <&gic>;
639                         interrupts = <0 10 4>;
640                 };
641
642                 pcie: pcie@fd0e0000 {
643                         compatible = "xlnx,nwl-pcie-2.11";
644                         status = "disabled";
645                         #address-cells = <3>;
646                         #size-cells = <2>;
647                         #interrupt-cells = <1>;
648                         msi-controller;
649                         device_type = "pci";
650                         interrupt-parent = <&gic>;
651                         interrupts = <0 118 4>,
652                                      <0 117 4>,
653                                      <0 116 4>,
654                                      <0 115 4>, /* MSI_1 [63...32] */
655                                      <0 114 4>; /* MSI_0 [31...0] */
656                         interrupt-names = "misc","dummy","intx", "msi1", "msi0";
657                         msi-parent = <&pcie>;
658                         reg = <0x0 0xfd0e0000 0x0 0x1000>,
659                               <0x0 0xfd480000 0x0 0x1000>,
660                               <0x0 0xe0000000 0x0 0x1000000>;
661                         reg-names = "breg", "pcireg", "cfg";
662                         ranges = <0x02000000 0x00000000 0xe1000000 0x00000000 0xe1000000 0 0x0f000000>;
663                         interrupt-map-mask = <0x0 0x0 0x0 0x7>;
664                         interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
665                                         <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
666                                         <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
667                                         <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
668                         power-domains = <&pd_pcie>;
669                         pcie_intc: legacy-interrupt-controller {
670                                 interrupt-controller;
671                                 #address-cells = <0>;
672                                 #interrupt-cells = <1>;
673                         };
674                 };
675
676                 qspi: spi@ff0f0000 {
677                         compatible = "xlnx,zynqmp-qspi-1.0";
678                         status = "disabled";
679                         clock-names = "ref_clk", "pclk";
680                         interrupts = <0 15 4>;
681                         interrupt-parent = <&gic>;
682                         num-cs = <1>;
683                         reg = <0x0 0xff0f0000 0x0 0x1000>,
684                               <0x0 0xc0000000 0x0 0x8000000>;
685                         #address-cells = <1>;
686                         #size-cells = <0>;
687                         #stream-id-cells = <1>;
688                         iommus = <&smmu 0x873>;
689                         power-domains = <&pd_qspi>;
690                 };
691
692                 rtc: rtc@ffa60000 {
693                         compatible = "xlnx,zynqmp-rtc";
694                         status = "disabled";
695                         reg = <0x0 0xffa60000 0x0 0x100>;
696                         interrupt-parent = <&gic>;
697                         interrupts = <0 26 4>, <0 27 4>;
698                         interrupt-names = "alarm", "sec";
699                 };
700
701                 serdes: zynqmp_phy@fd400000 {
702                         compatible = "xlnx,zynqmp-psgtr";
703                         status = "disabled";
704                         reg = <0x0 0xfd400000 0x0 0x40000>,
705                               <0x0 0xfd3d0000 0x0 0x1000>,
706                               <0x0 0xfd1a0000 0x0 0x1000>,
707                               <0x0 0xff5e0000 0x0 0x1000>;
708                         reg-names = "serdes", "siou", "fpd", "lpd";
709                         xlnx,tx_termination_fix;
710                         lane0: lane0 {
711                                 #phy-cells = <4>;
712                         };
713                         lane1: lane1 {
714                                 #phy-cells = <4>;
715                         };
716                         lane2: lane2 {
717                                 #phy-cells = <4>;
718                         };
719                         lane3: lane3 {
720                                 #phy-cells = <4>;
721                         };
722                 };
723
724                 sata: ahci@fd0c0000 {
725                         compatible = "ceva,ahci-1v84";
726                         status = "disabled";
727                         reg = <0x0 0xfd0c0000 0x0 0x2000>;
728                         interrupt-parent = <&gic>;
729                         interrupts = <0 133 4>;
730                         power-domains = <&pd_sata>;
731                 };
732
733                 sdhci0: sdhci@ff160000 {
734                         u-boot,dm-pre-reloc;
735                         compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
736                         status = "disabled";
737                         interrupt-parent = <&gic>;
738                         interrupts = <0 48 4>;
739                         reg = <0x0 0xff160000 0x0 0x1000>;
740                         clock-names = "clk_xin", "clk_ahb";
741                         xlnx,device_id = <0>;
742                         #stream-id-cells = <1>;
743                         iommus = <&smmu 0x870>;
744                         power-domains = <&pd_sd0>;
745                 };
746
747                 sdhci1: sdhci@ff170000 {
748                         u-boot,dm-pre-reloc;
749                         compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
750                         status = "disabled";
751                         interrupt-parent = <&gic>;
752                         interrupts = <0 49 4>;
753                         reg = <0x0 0xff170000 0x0 0x1000>;
754                         clock-names = "clk_xin", "clk_ahb";
755                         xlnx,device_id = <1>;
756                         #stream-id-cells = <1>;
757                         iommus = <&smmu 0x871>;
758                         power-domains = <&pd_sd1>;
759                 };
760
761                 smmu: smmu@fd800000 {
762                         compatible = "arm,mmu-500";
763                         reg = <0x0 0xfd800000 0x0 0x20000>;
764                         #iommu-cells = <1>;
765                         #global-interrupts = <1>;
766                         interrupt-parent = <&gic>;
767                         interrupts = <0 155 4>,
768                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
769                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
770                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
771                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
772                         mmu-masters = < &gem0 0x874
773                                         &gem1 0x875
774                                         &gem2 0x876
775                                         &gem3 0x877
776                                         &usb0 0x860
777                                         &usb1 0x861
778                                         &qspi 0x873
779                                         &lpd_dma_chan1 0x868
780                                         &lpd_dma_chan2 0x869
781                                         &lpd_dma_chan3 0x86a
782                                         &lpd_dma_chan4 0x86b
783                                         &lpd_dma_chan5 0x86c
784                                         &lpd_dma_chan6 0x86d
785                                         &lpd_dma_chan7 0x86e
786                                         &lpd_dma_chan8 0x86f
787                                         &fpd_dma_chan1 0x14e8
788                                         &fpd_dma_chan2 0x14e9
789                                         &fpd_dma_chan3 0x14ea
790                                         &fpd_dma_chan4 0x14eb
791                                         &fpd_dma_chan5 0x14ec
792                                         &fpd_dma_chan6 0x14ed
793                                         &fpd_dma_chan7 0x14ee
794                                         &fpd_dma_chan8 0x14ef
795                                         &sdhci0 0x870
796                                         &sdhci1 0x871
797                                         &nand0 0x872>;
798                 };
799
800                 spi0: spi@ff040000 {
801                         compatible = "cdns,spi-r1p6";
802                         status = "disabled";
803                         interrupt-parent = <&gic>;
804                         interrupts = <0 19 4>;
805                         reg = <0x0 0xff040000 0x0 0x1000>;
806                         clock-names = "ref_clk", "pclk";
807                         #address-cells = <1>;
808                         #size-cells = <0>;
809                         power-domains = <&pd_spi0>;
810                 };
811
812                 spi1: spi@ff050000 {
813                         compatible = "cdns,spi-r1p6";
814                         status = "disabled";
815                         interrupt-parent = <&gic>;
816                         interrupts = <0 20 4>;
817                         reg = <0x0 0xff050000 0x0 0x1000>;
818                         clock-names = "ref_clk", "pclk";
819                         #address-cells = <1>;
820                         #size-cells = <0>;
821                         power-domains = <&pd_spi1>;
822                 };
823
824                 ttc0: timer@ff110000 {
825                         compatible = "cdns,ttc";
826                         status = "disabled";
827                         interrupt-parent = <&gic>;
828                         interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
829                         reg = <0x0 0xff110000 0x0 0x1000>;
830                         timer-width = <32>;
831                         power-domains = <&pd_ttc0>;
832                 };
833
834                 ttc1: timer@ff120000 {
835                         compatible = "cdns,ttc";
836                         status = "disabled";
837                         interrupt-parent = <&gic>;
838                         interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
839                         reg = <0x0 0xff120000 0x0 0x1000>;
840                         timer-width = <32>;
841                         power-domains = <&pd_ttc1>;
842                 };
843
844                 ttc2: timer@ff130000 {
845                         compatible = "cdns,ttc";
846                         status = "disabled";
847                         interrupt-parent = <&gic>;
848                         interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
849                         reg = <0x0 0xff130000 0x0 0x1000>;
850                         timer-width = <32>;
851                         power-domains = <&pd_ttc2>;
852                 };
853
854                 ttc3: timer@ff140000 {
855                         compatible = "cdns,ttc";
856                         status = "disabled";
857                         interrupt-parent = <&gic>;
858                         interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
859                         reg = <0x0 0xff140000 0x0 0x1000>;
860                         timer-width = <32>;
861                         power-domains = <&pd_ttc3>;
862                 };
863
864                 uart0: serial@ff000000 {
865                         u-boot,dm-pre-reloc;
866                         compatible = "cdns,uart-r1p12", "xlnx,xuartps";
867                         status = "disabled";
868                         interrupt-parent = <&gic>;
869                         interrupts = <0 21 4>;
870                         reg = <0x0 0xff000000 0x0 0x1000>;
871                         clock-names = "uart_clk", "pclk";
872                         power-domains = <&pd_uart0>;
873                 };
874
875                 uart1: serial@ff010000 {
876                         u-boot,dm-pre-reloc;
877                         compatible = "cdns,uart-r1p12", "xlnx,xuartps";
878                         status = "disabled";
879                         interrupt-parent = <&gic>;
880                         interrupts = <0 22 4>;
881                         reg = <0x0 0xff010000 0x0 0x1000>;
882                         clock-names = "uart_clk", "pclk";
883                         power-domains = <&pd_uart1>;
884                 };
885
886                 usb0: usb0 {
887                         #address-cells = <2>;
888                         #size-cells = <2>;
889                         status = "disabled";
890                         compatible = "xlnx,zynqmp-dwc3";
891                         clock-names = "bus_clk", "ref_clk";
892                         clocks = <&clk125>, <&clk125>;
893                         #stream-id-cells = <1>;
894                         iommus = <&smmu 0x860>;
895                         power-domains = <&pd_usb0>;
896                         ranges;
897
898                         dwc3_0: dwc3@fe200000 {
899                                 compatible = "snps,dwc3";
900                                 status = "disabled";
901                                 reg = <0x0 0xfe200000 0x0 0x40000>;
902                                 interrupt-parent = <&gic>;
903                                 interrupts = <0 65 4>;
904                                 /* snps,quirk-frame-length-adjustment = <0x20>; */
905                                 snps,refclk_fladj;
906                         };
907                 };
908
909                 usb1: usb1 {
910                         #address-cells = <2>;
911                         #size-cells = <2>;
912                         status = "disabled";
913                         compatible = "xlnx,zynqmp-dwc3";
914                         clock-names = "bus_clk", "ref_clk";
915                         clocks = <&clk125>, <&clk125>;
916                         #stream-id-cells = <1>;
917                         iommus = <&smmu 0x861>;
918                         power-domains = <&pd_usb1>;
919                         ranges;
920
921                         dwc3_1: dwc3@fe300000 {
922                                 compatible = "snps,dwc3";
923                                 status = "disabled";
924                                 reg = <0x0 0xfe300000 0x0 0x40000>;
925                                 interrupt-parent = <&gic>;
926                                 interrupts = <0 70 4>;
927                                 /* snps,quirk-frame-length-adjustment = <0x20>; */
928                                 snps,refclk_fladj;
929                         };
930                 };
931
932                 watchdog0: watchdog@fd4d0000 {
933                         compatible = "cdns,wdt-r1p2";
934                         status = "disabled";
935                         interrupt-parent = <&gic>;
936                         interrupts = <0 113 1>;
937                         reg = <0x0 0xfd4d0000 0x0 0x1000>;
938                         timeout-sec = <10>;
939                 };
940
941                 xilinx_drm: xilinx_drm {
942                         compatible = "xlnx,drm";
943                         status = "disabled";
944                         xlnx,encoder-slave = <&xlnx_dp>;
945                         xlnx,connector-type = "DisplayPort";
946                         xlnx,dp-sub = <&xlnx_dp_sub>;
947                         planes {
948                                 xlnx,pixel-format = "rgb565";
949                                 plane0 {
950                                         dmas = <&xlnx_dpdma 3>;
951                                         dma-names = "dma0";
952                                 };
953                                 plane1 {
954                                         dmas = <&xlnx_dpdma 0>,
955                                                <&xlnx_dpdma 1>,
956                                                <&xlnx_dpdma 2>;
957                                         dma-names = "dma0", "dma1", "dma2";
958                                 };
959                         };
960                 };
961
962                 xlnx_dp: dp@fd4a0000 {
963                         compatible = "xlnx,v-dp";
964                         status = "disabled";
965                         reg = <0x0 0xfd4a0000 0x0 0x1000>;
966                         interrupts = <0 119 4>;
967                         interrupt-parent = <&gic>;
968                         clock-names = "aclk", "aud_clk";
969                         xlnx,dp-version = "v1.2";
970                         xlnx,max-lanes = <2>;
971                         xlnx,max-link-rate = <540000>;
972                         xlnx,max-bpc = <16>;
973                         xlnx,enable-ycrcb;
974                         xlnx,colormetry = "rgb";
975                         xlnx,bpc = <8>;
976                         xlnx,audio-chan = <2>;
977                         xlnx,dp-sub = <&xlnx_dp_sub>;
978                         xlnx,max-pclock-frequency = <300000>;
979                 };
980
981                 xlnx_dp_snd_card: dp_snd_card {
982                         compatible = "xlnx,dp-snd-card";
983                         status = "disabled";
984                         xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
985                         xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
986                 };
987
988                 xlnx_dp_snd_codec0: dp_snd_codec0 {
989                         compatible = "xlnx,dp-snd-codec";
990                         status = "disabled";
991                         clock-names = "aud_clk";
992                 };
993
994                 xlnx_dp_snd_pcm0: dp_snd_pcm0 {
995                         compatible = "xlnx,dp-snd-pcm";
996                         status = "disabled";
997                         dmas = <&xlnx_dpdma 4>;
998                         dma-names = "tx";
999                 };
1000
1001                 xlnx_dp_snd_pcm1: dp_snd_pcm1 {
1002                         compatible = "xlnx,dp-snd-pcm";
1003                         status = "disabled";
1004                         dmas = <&xlnx_dpdma 5>;
1005                         dma-names = "tx";
1006                 };
1007
1008                 xlnx_dp_sub: dp_sub@fd4aa000 {
1009                         compatible = "xlnx,dp-sub";
1010                         status = "disabled";
1011                         reg = <0x0 0xfd4aa000 0x0 0x1000>,
1012                               <0x0 0xfd4ab000 0x0 0x1000>,
1013                               <0x0 0xfd4ac000 0x0 0x1000>;
1014                         reg-names = "blend", "av_buf", "aud";
1015                         xlnx,output-fmt = "rgb";
1016                         xlnx,vid-fmt = "yuyv";
1017                         xlnx,gfx-fmt = "rgb565";
1018                 };
1019
1020                 xlnx_dpdma: dma@fd4c0000 {
1021                         compatible = "xlnx,dpdma";
1022                         status = "disabled";
1023                         reg = <0x0 0xfd4c0000 0x0 0x1000>;
1024                         interrupts = <0 122 4>;
1025                         interrupt-parent = <&gic>;
1026                         clock-names = "axi_clk";
1027                         dma-channels = <6>;
1028                         #dma-cells = <1>;
1029                         dma-video0channel {
1030                                 compatible = "xlnx,video0";
1031                         };
1032                         dma-video1channel {
1033                                 compatible = "xlnx,video1";
1034                         };
1035                         dma-video2channel {
1036                                 compatible = "xlnx,video2";
1037                         };
1038                         dma-graphicschannel {
1039                                 compatible = "xlnx,graphics";
1040                         };
1041                         dma-audio0channel {
1042                                 compatible = "xlnx,audio0";
1043                         };
1044                         dma-audio1channel {
1045                                 compatible = "xlnx,audio1";
1046                         };
1047                 };
1048         };
1049 };