2 * Copyright 2013-2015 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef __ARCH_FSL_LSCH2_IMMAP_H__
8 #define __ARCH_FSL_LSCH2_IMMAP_H__
10 #include <fsl_immap.h>
12 #define CONFIG_SYS_IMMR 0x01000000
13 #define CONFIG_SYS_DCSRBAR 0x20000000
14 #define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00220000)
16 #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
17 #define CONFIG_SYS_CCI400_ADDR (CONFIG_SYS_IMMR + 0x00180000)
18 #define CONFIG_SYS_GIC400_ADDR (CONFIG_SYS_IMMR + 0x00400000)
19 #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000)
20 #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000)
21 #define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000)
22 #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
23 #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00ee00b0)
24 #define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000)
25 #define CONFIG_SYS_FSL_FMAN_ADDR (CONFIG_SYS_IMMR + 0x00a00000)
26 #define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000)
27 #define CONFIG_SYS_FSL_DCFG_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
28 #define CONFIG_SYS_FSL_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000)
29 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500)
30 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011c0600)
31 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_IMMR + 0x011d0500)
32 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_IMMR + 0x011d0600)
33 #define CONFIG_SYS_FSL_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x01f00000)
34 #define CONFIG_SYS_FSL_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02000000)
35 #define CONFIG_SYS_FSL_XHCI_USB3_ADDR (CONFIG_SYS_IMMR + 0x02100000)
36 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
37 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
38 #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
39 #define CONFIG_SYS_FSL_SEC_ADDR (CONFIG_SYS_IMMR + 0x700000)
40 #define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_IMMR + 0x710000)
41 #define CONFIG_SYS_SNVS_ADDR (CONFIG_SYS_IMMR + 0xe90000)
42 #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0xe80200)
44 #define CONFIG_SYS_FSL_TIMER_ADDR 0x02b00000
46 #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000)
47 #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000)
48 #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000)
49 #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x011b0000)
51 #define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000)
53 #define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000)
54 #define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000)
56 #define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000)
58 #define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000)
60 #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x4000000000ULL
61 #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x4800000000ULL
62 #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x5000000000ULL
64 #define PCIE_LUT_BASE 0x10000
65 #define PCIE_LUT_LCTRL0 0x7F8
66 #define PCIE_LUT_DBG 0x7FC
68 /* TZ Address Space Controller Definitions */
69 #define TZASC1_BASE 0x01100000 /* as per CCSR map. */
70 #define TZASC2_BASE 0x01110000 /* as per CCSR map. */
71 #define TZASC3_BASE 0x01120000 /* as per CCSR map. */
72 #define TZASC4_BASE 0x01130000 /* as per CCSR map. */
73 #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
74 #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
75 #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
76 #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
77 #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
78 #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
79 #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
80 #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
81 #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
83 #define TP_ITYP_AV 0x00000001 /* Initiator available */
84 #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
85 #define TP_ITYP_TYPE_ARM 0x0
86 #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
87 #define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */
88 #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
89 #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
90 #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
91 #define TY_ITYP_VER_A7 0x1
92 #define TY_ITYP_VER_A53 0x2
93 #define TY_ITYP_VER_A57 0x3
95 #define TP_CLUSTER_EOC 0xc0000000 /* end of clusters */
96 #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
97 #define TP_INIT_PER_CLUSTER 4
100 * Define default values for some CCSR macros to make header files cleaner*
102 * To completely disable CCSR relocation in a board header file, define
103 * CONFIG_SYS_CCSR_DO_NOT_RELOCATE. This will force CONFIG_SYS_CCSRBAR_PHYS
104 * to a value that is the same as CONFIG_SYS_CCSRBAR.
107 #ifdef CONFIG_SYS_CCSRBAR_PHYS
108 #error "Do not define CONFIG_SYS_CCSRBAR_PHYS directly. Use \
109 CONFIG_SYS_CCSRBAR_PHYS_LOW and/or CONFIG_SYS_CCSRBAR_PHYS_HIGH instead."
112 #ifdef CONFIG_SYS_CCSR_DO_NOT_RELOCATE
113 #undef CONFIG_SYS_CCSRBAR_PHYS_HIGH
114 #undef CONFIG_SYS_CCSRBAR_PHYS_LOW
115 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0
118 #ifndef CONFIG_SYS_CCSRBAR
119 #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
122 #ifndef CONFIG_SYS_CCSRBAR_PHYS_HIGH
123 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0
126 #ifndef CONFIG_SYS_CCSRBAR_PHYS_LOW
127 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
130 #define CONFIG_SYS_CCSRBAR_PHYS ((CONFIG_SYS_CCSRBAR_PHYS_HIGH * 1ull) << 32 | \
131 CONFIG_SYS_CCSRBAR_PHYS_LOW)
134 unsigned long freq_processor[CONFIG_MAX_CPUS];
135 unsigned long freq_systembus;
136 unsigned long freq_ddrbus;
137 unsigned long freq_localbus;
138 unsigned long freq_sdhc;
139 #ifdef CONFIG_SYS_DPAA_FMAN
140 unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
142 unsigned long freq_qman;
145 #define CONFIG_SYS_FSL_FM1_OFFSET 0xa00000
146 #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0xa88000
147 #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0xa89000
148 #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0xa8a000
149 #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0xa8b000
150 #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0xa8c000
151 #define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET 0xa8d000
153 #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0xae0000
154 #define CONFIG_SYS_FSL_FM1_ADDR \
155 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET)
156 #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \
157 (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET)
159 /* Device Configuration and Pin Control */
161 u32 porsr1; /* POR status 1 */
162 #define FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK 0xFF800000
163 u32 porsr2; /* POR status 2 */
164 u8 res_008[0x20-0x8];
165 u32 gpporcr1; /* General-purpose POR configuration */
167 #define FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT 25
168 #define FSL_CHASSIS2_DCFG_FUSESR_VID_MASK 0x1F
169 #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT 20
170 #define FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK 0x1F
171 u32 dcfg_fusesr; /* Fuse status register */
172 u8 res_02c[0x70-0x2c];
173 u32 devdisr; /* Device disable control */
174 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_1 0x80000000
175 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_2 0x40000000
176 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_3 0x20000000
177 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_4 0x10000000
178 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_5 0x08000000
179 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_6 0x04000000
180 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_9 0x00800000
181 #define FSL_CHASSIS2_DEVDISR2_DTSEC1_10 0x00400000
182 #define FSL_CHASSIS2_DEVDISR2_10GEC1_1 0x00800000
183 #define FSL_CHASSIS2_DEVDISR2_10GEC1_2 0x00400000
184 #define FSL_CHASSIS2_DEVDISR2_10GEC1_3 0x80000000
185 #define FSL_CHASSIS2_DEVDISR2_10GEC1_4 0x40000000
186 u32 devdisr2; /* Device disable control 2 */
187 u32 devdisr3; /* Device disable control 3 */
188 u32 devdisr4; /* Device disable control 4 */
189 u32 devdisr5; /* Device disable control 5 */
190 u32 devdisr6; /* Device disable control 6 */
191 u32 devdisr7; /* Device disable control 7 */
192 u8 res_08c[0x94-0x8c];
193 u32 coredisru; /* uppper portion for support of 64 cores */
194 u32 coredisrl; /* lower portion for support of 64 cores */
195 u8 res_09c[0xa0-0x9c];
196 u32 pvr; /* Processor version */
197 u32 svr; /* System version */
198 u32 mvr; /* Manufacturing version */
199 u8 res_0ac[0xb0-0xac];
200 u32 rstcr; /* Reset control */
201 u32 rstrqpblsr; /* Reset request preboot loader status */
202 u8 res_0b8[0xc0-0xb8];
203 u32 rstrqmr1; /* Reset request mask */
204 u8 res_0c4[0xc8-0xc4];
205 u32 rstrqsr1; /* Reset request status */
206 u8 res_0cc[0xd4-0xcc];
207 u32 rstrqwdtmrl; /* Reset request WDT mask */
208 u8 res_0d8[0xdc-0xd8];
209 u32 rstrqwdtsrl; /* Reset request WDT status */
210 u8 res_0e0[0xe4-0xe0];
211 u32 brrl; /* Boot release */
212 u8 res_0e8[0x100-0xe8];
213 u32 rcwsr[16]; /* Reset control word status */
214 #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_SHIFT 25
215 #define FSL_CHASSIS2_RCWSR0_SYS_PLL_RAT_MASK 0x1f
216 #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_SHIFT 16
217 #define FSL_CHASSIS2_RCWSR0_MEM_PLL_RAT_MASK 0x3f
218 #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK 0xffff0000
219 #define FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT 16
220 u8 res_140[0x200-0x140];
221 u32 scratchrw[4]; /* Scratch Read/Write */
222 u8 res_210[0x300-0x210];
223 u32 scratchw1r[4]; /* Scratch Read (Write once) */
224 u8 res_310[0x400-0x310];
226 u8 res_430[0x500-0x430];
228 /* PCI Express n Logical I/O Device Number register */
229 u32 dcfg_ccsr_pex1liodnr;
230 u32 dcfg_ccsr_pex2liodnr;
231 u32 dcfg_ccsr_pex3liodnr;
232 u32 dcfg_ccsr_pex4liodnr;
233 /* RIO n Logical I/O Device Number register */
234 u32 dcfg_ccsr_rio1liodnr;
235 u32 dcfg_ccsr_rio2liodnr;
236 u32 dcfg_ccsr_rio3liodnr;
237 u32 dcfg_ccsr_rio4liodnr;
238 /* USB Logical I/O Device Number register */
239 u32 dcfg_ccsr_usb1liodnr;
240 u32 dcfg_ccsr_usb2liodnr;
241 u32 dcfg_ccsr_usb3liodnr;
242 u32 dcfg_ccsr_usb4liodnr;
243 /* SD/MMC Logical I/O Device Number register */
244 u32 dcfg_ccsr_sdmmc1liodnr;
245 u32 dcfg_ccsr_sdmmc2liodnr;
246 u32 dcfg_ccsr_sdmmc3liodnr;
247 u32 dcfg_ccsr_sdmmc4liodnr;
248 /* RIO Message Unit Logical I/O Device Number register */
249 u32 dcfg_ccsr_riomaintliodnr;
251 u8 res_544[0x550-0x544];
253 u8 res_560[0x570-0x560];
255 u32 dcfg_ccsr_misc1liodnr;
256 u32 dcfg_ccsr_misc2liodnr;
257 u32 dcfg_ccsr_misc3liodnr;
258 u32 dcfg_ccsr_misc4liodnr;
259 u32 dcfg_ccsr_dma1liodnr;
260 u32 dcfg_ccsr_dma2liodnr;
261 u32 dcfg_ccsr_dma3liodnr;
262 u32 dcfg_ccsr_dma4liodnr;
263 u32 dcfg_ccsr_spare1liodnr;
264 u32 dcfg_ccsr_spare2liodnr;
265 u32 dcfg_ccsr_spare3liodnr;
266 u32 dcfg_ccsr_spare4liodnr;
267 u8 res_5a0[0x600-0x5a0];
273 u8 res_60c[0x610-0x60c];
274 u32 dcfg_ccsr_gensr1;
275 u32 dcfg_ccsr_gensr2;
276 u32 dcfg_ccsr_gensr3;
277 u32 dcfg_ccsr_gensr4;
278 u32 dcfg_ccsr_gencr1;
279 u32 dcfg_ccsr_gencr2;
280 u32 dcfg_ccsr_gencr3;
281 u32 dcfg_ccsr_gencr4;
282 u32 dcfg_ccsr_gencr5;
283 u32 dcfg_ccsr_gencr6;
284 u32 dcfg_ccsr_gencr7;
285 u8 res_63c[0x658-0x63c];
286 u32 dcfg_ccsr_cgensr1;
287 u32 dcfg_ccsr_cgensr0;
288 u8 res_660[0x678-0x660];
289 u32 dcfg_ccsr_cgencr1;
291 u32 dcfg_ccsr_cgencr0;
292 u8 res_680[0x700-0x680];
293 u32 dcfg_ccsr_sriopstecr;
294 u32 dcfg_ccsr_dcsrcr;
296 u8 res_708[0x740-0x708]; /* add more registers when needed */
297 u32 tp_ityp[64]; /* Topology Initiator Type Register */
302 u8 res_8c0[0xa00-0x8c0]; /* add more registers when needed */
303 u32 dcfg_ccsr_qmbm_warmrst;
304 u8 res_a04[0xa20-0xa04]; /* add more registers when needed */
305 u32 dcfg_ccsr_reserved0;
306 u32 dcfg_ccsr_reserved1;
309 #define SCFG_QSPI_CLKSEL 0x40100000
310 #define SCFG_USBDRVVBUS_SELCR_USB1 0x00000000
311 #define SCFG_USBDRVVBUS_SELCR_USB2 0x00000001
312 #define SCFG_USBDRVVBUS_SELCR_USB3 0x00000002
313 #define SCFG_USBPWRFAULT_INACTIVE 0x00000000
314 #define SCFG_USBPWRFAULT_SHARED 0x00000001
315 #define SCFG_USBPWRFAULT_DEDICATED 0x00000002
316 #define SCFG_USBPWRFAULT_USB3_SHIFT 4
317 #define SCFG_USBPWRFAULT_USB2_SHIFT 2
318 #define SCFG_USBPWRFAULT_USB1_SHIFT 0
320 #define SCFG_SNPCNFGCR_SECRDSNP 0x80000000
321 #define SCFG_SNPCNFGCR_SECWRSNP 0x40000000
323 /* Supplemental Configuration Unit */
325 u8 res_000[0x100-0x000];
328 u8 res_108[0x114-0x108];
337 u8 res_140[0x158-0x140];
340 u8 res_160[0x180-0x160];
342 u8 res_184[0x18c-0x184];
344 u8 res_190[0x1a4-0x190];
346 u8 res_1a8[0x1ac-0x1a8];
348 u8 res_1b0[0x204-0x1b0];
350 u8 res_208[0x220-0x208];
360 u8 res_244[0x400-0x244];
365 u32 usbdrvvbus_selcr;
366 u32 usbpwrfault_selcr;
367 u32 usb_refclk_selcr1;
368 u32 usb_refclk_selcr2;
369 u32 usb_refclk_selcr3;
370 u8 res_424[0x600-0x424];
372 u8 res_610[0x680-0x610];
374 u8 res_684[0x1000-0x684];
377 u8 res_1008[0x2000-0x1008];
380 u8 res_2008[0x3000-0x2008];
388 u32 clkcncsr; /* core cluster n clock control status */
390 u32 clkcghwacsr; /* Clock generator n hardware accelerator */
393 u8 res_040[0x780]; /* 0x100 */
399 u32 clkpcsr; /* 0xa00 Platform clock domain control/status */
401 u32 pllpgsr; /* 0xc00 Platform PLL General Status */
403 u32 plldgsr; /* 0xc20 DDR PLL General Status */
420 #define SRDS_MAX_LANES 4
423 u32 rstctl; /* Reset Control Register */
424 #define SRDS_RSTCTL_RST 0x80000000
425 #define SRDS_RSTCTL_RSTDONE 0x40000000
426 #define SRDS_RSTCTL_RSTERR 0x20000000
427 #define SRDS_RSTCTL_SWRST 0x10000000
428 #define SRDS_RSTCTL_SDEN 0x00000020
429 #define SRDS_RSTCTL_SDRST_B 0x00000040
430 #define SRDS_RSTCTL_PLLRST_B 0x00000080
431 u32 pllcr0; /* PLL Control Register 0 */
432 #define SRDS_PLLCR0_POFF 0x80000000
433 #define SRDS_PLLCR0_RFCK_SEL_MASK 0x70000000
434 #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000
435 #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000
436 #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000
437 #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000
438 #define SRDS_PLLCR0_RFCK_SEL_161_13 0x40000000
439 #define SRDS_PLLCR0_RFCK_SEL_122_88 0x50000000
440 #define SRDS_PLLCR0_PLL_LCK 0x00800000
441 #define SRDS_PLLCR0_FRATE_SEL_MASK 0x000f0000
442 #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000
443 #define SRDS_PLLCR0_FRATE_SEL_3_75 0x00050000
444 #define SRDS_PLLCR0_FRATE_SEL_5_15 0x00060000
445 #define SRDS_PLLCR0_FRATE_SEL_4 0x00070000
446 #define SRDS_PLLCR0_FRATE_SEL_3_12 0x00090000
447 #define SRDS_PLLCR0_FRATE_SEL_3 0x000a0000
448 u32 pllcr1; /* PLL Control Register 1 */
449 #define SRDS_PLLCR1_PLL_BWSEL 0x08000000
450 u32 res_0c; /* 0x00c */
453 u8 res_18[0x20-0x18];
455 u8 res_40[0x90-0x40];
456 u32 srdstcalcr; /* 0x90 TX Calibration Control */
457 u8 res_94[0xa0-0x94];
458 u32 srdsrcalcr; /* 0xa0 RX Calibration Control */
459 u8 res_a4[0xb0-0xa4];
460 u32 srdsgr0; /* 0xb0 General Register 0 */
461 u8 res_b4[0xe0-0xb4];
462 u32 srdspccr0; /* 0xe0 Protocol Converter Config 0 */
463 u32 srdspccr1; /* 0xe4 Protocol Converter Config 1 */
464 u32 srdspccr2; /* 0xe8 Protocol Converter Config 2 */
465 u32 srdspccr3; /* 0xec Protocol Converter Config 3 */
466 u32 srdspccr4; /* 0xf0 Protocol Converter Config 4 */
467 u8 res_f4[0x100-0xf4];
469 u32 lnpssr; /* 0x100, 0x120, ..., 0x1e0 */
470 u8 res_104[0x120-0x104];
472 u8 res_180[0x300-0x180];
474 u32 srdspexeqpcr[11];
475 u8 res_330[0x400-0x330];
477 u8 res_404[0x440-0x404];
479 u8 res_444[0x800-0x444];
481 u32 gcr0; /* 0x800 General Control Register 0 */
482 u32 gcr1; /* 0x804 General Control Register 1 */
483 u32 gcr2; /* 0x808 General Control Register 2 */
485 u32 recr0; /* 0x810 Receive Equalization Control */
487 u32 tecr0; /* 0x818 Transmit Equalization Control */
489 u32 ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */
490 u8 res_824[0x83c-0x824];
492 } lane[4]; /* Lane A, B, C, D, E, F, G, H */
493 u8 res_a00[0x1000-0xa00]; /* from 0xa00 to 0xfff */
496 #define CCI400_CTRLORD_TERM_BARRIER 0x00000008
497 #define CCI400_CTRLORD_EN_BARRIER 0
498 #define CCI400_SHAORD_NON_SHAREABLE 0x00000002
499 #define CCI400_DVM_MESSAGE_REQ_EN 0x00000002
500 #define CCI400_SNOOP_REQ_EN 0x00000001
502 /* CCI-400 registers */
504 u32 ctrl_ord; /* Control Override */
505 u32 spec_ctrl; /* Speculation Control */
506 u32 secure_access; /* Secure Access */
507 u32 status; /* Status */
508 u32 impr_err; /* Imprecise Error */
509 u8 res_14[0x100 - 0x14];
510 u32 pmcr; /* Performance Monitor Control */
511 u8 res_104[0xfd0 - 0x104];
512 u32 pid[8]; /* Peripheral ID */
513 u32 cid[4]; /* Component ID */
515 u32 snoop_ctrl; /* Snoop Control */
516 u32 sha_ord; /* Shareable Override */
517 u8 res_1008[0x1100 - 0x1008];
518 u32 rc_qos_ord; /* read channel QoS Value Override */
519 u32 wc_qos_ord; /* read channel QoS Value Override */
520 u8 res_1108[0x110c - 0x1108];
521 u32 qos_ctrl; /* QoS Control */
522 u32 max_ot; /* Max OT */
523 u8 res_1114[0x1130 - 0x1114];
524 u32 target_lat; /* Target Latency */
525 u32 latency_regu; /* Latency Regulation */
526 u32 qos_range; /* QoS Range */
527 u8 res_113c[0x2000 - 0x113c];
528 } slave[5]; /* Slave Interface */
529 u8 res_6000[0x9004 - 0x6000];
530 u32 cycle_counter; /* Cycle counter */
531 u32 count_ctrl; /* Count Control */
532 u32 overflow_status; /* Overflow Flag Status */
533 u8 res_9010[0xa000 - 0x9010];
535 u32 event_select; /* Event Select */
536 u32 event_count; /* Event Count */
537 u32 counter_ctrl; /* Counter Control */
538 u32 overflow_status; /* Overflow Flag Status */
539 u8 res_a010[0xb000 - 0xa010];
540 } pcounter[4]; /* Performance Counter */
541 u8 res_e004[0x10000 - 0xe004];
545 #define SMMU_SCR0 (SMMU_BASE + 0x0)
546 #define SMMU_SCR1 (SMMU_BASE + 0x4)
547 #define SMMU_SCR2 (SMMU_BASE + 0x8)
548 #define SMMU_SACR (SMMU_BASE + 0x10)
549 #define SMMU_IDR0 (SMMU_BASE + 0x20)
550 #define SMMU_IDR1 (SMMU_BASE + 0x24)
552 #define SMMU_NSCR0 (SMMU_BASE + 0x400)
553 #define SMMU_NSCR2 (SMMU_BASE + 0x408)
554 #define SMMU_NSACR (SMMU_BASE + 0x410)
556 #define SCR0_CLIENTPD_MASK 0x00000001
557 #define SCR0_USFCFG_MASK 0x00000400
559 #endif /* __ARCH_FSL_LSCH2_IMMAP_H__*/