2 * Copyright (c) 2017 Rockchip Electronics Co., Ltd
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef _ASM_ARCH_CRU_RK3128_H
8 #define _ASM_ARCH_CRU_RK3128_H
13 #define OSC_HZ (24 * MHz)
15 #define APLL_HZ (600 * MHz)
16 #define GPLL_HZ (594 * MHz)
18 #define CORE_PERI_HZ 150000000
19 #define CORE_ACLK_HZ 300000000
21 #define BUS_ACLK_HZ 148500000
22 #define BUS_HCLK_HZ 148500000
23 #define BUS_PCLK_HZ 74250000
25 #define PERI_ACLK_HZ 148500000
26 #define PERI_HCLK_HZ 148500000
27 #define PERI_PCLK_HZ 74250000
29 /* Private data for the clock driver - used by rockchip_get_cru() */
30 struct rk3128_clk_priv {
31 struct rk3128_cru *cru;
41 unsigned int cru_mode_con;
42 unsigned int cru_clksel_con[35];
43 unsigned int cru_clkgate_con[11];
44 unsigned int reserved;
45 unsigned int cru_glb_srst_fst_value;
46 unsigned int cru_glb_srst_snd_value;
47 unsigned int reserved1[2];
48 unsigned int cru_softrst_con[9];
49 unsigned int cru_misc_con;
50 unsigned int reserved2[2];
51 unsigned int cru_glb_cnt_th;
52 unsigned int reserved3[3];
53 unsigned int cru_glb_rst_st;
54 unsigned int reserved4[(0x1c0 - 0x150) / 4 - 1];
55 unsigned int cru_sdmmc_con[2];
56 unsigned int cru_sdio_con[2];
57 unsigned int reserved5[2];
58 unsigned int cru_emmc_con[2];
59 unsigned int reserved6[4];
60 unsigned int cru_pll_prg_en;
62 check_member(rk3128_cru, cru_pll_prg_en, 0x01f0);
74 PLL_POSTDIV1_SHIFT = 12,
75 PLL_POSTDIV1_MASK = 7 << PLL_POSTDIV1_SHIFT,
77 PLL_FBDIV_MASK = 0xfff,
82 PLL_PD_MASK = 1 << PLL_PD_SHIFT,
84 PLL_DSMPD_MASK = 1 << PLL_DSMPD_SHIFT,
85 PLL_LOCK_STATUS_SHIFT = 10,
86 PLL_LOCK_STATUS_MASK = 1 << PLL_LOCK_STATUS_SHIFT,
87 PLL_POSTDIV2_SHIFT = 6,
88 PLL_POSTDIV2_MASK = 7 << PLL_POSTDIV2_SHIFT,
90 PLL_REFDIV_MASK = 0x3f,
94 GPLL_MODE_MASK = 3 << GPLL_MODE_SHIFT,
99 CPLL_MODE_MASK = 1 << CPLL_MODE_SHIFT,
103 DPLL_MODE_MASK = 1 << DPLL_MODE_SHIFT,
107 APLL_MODE_MASK = 1 << APLL_MODE_SHIFT,
111 /* CRU_CLK_SEL0_CON */
112 BUS_ACLK_PLL_SEL_SHIFT = 14,
113 BUS_ACLK_PLL_SEL_MASK = 3 << BUS_ACLK_PLL_SEL_SHIFT,
114 BUS_ACLK_PLL_SEL_CPLL = 0,
115 BUS_ACLK_PLL_SEL_GPLL,
116 BUS_ACLK_PLL_SEL_GPLL_DIV2,
117 BUS_ACLK_PLL_SEL_GPLL_DIV3,
118 BUS_ACLK_DIV_SHIFT = 8,
119 BUS_ACLK_DIV_MASK = 0x1f << BUS_ACLK_DIV_SHIFT,
120 CORE_CLK_PLL_SEL_SHIFT = 7,
121 CORE_CLK_PLL_SEL_MASK = 1 << CORE_CLK_PLL_SEL_SHIFT,
122 CORE_CLK_PLL_SEL_APLL = 0,
123 CORE_CLK_PLL_SEL_GPLL_DIV2,
124 CORE_DIV_CON_SHIFT = 0,
125 CORE_DIV_CON_MASK = 0x1f << CORE_DIV_CON_SHIFT,
127 /* CRU_CLK_SEL1_CON */
128 BUS_PCLK_DIV_SHIFT = 12,
129 BUS_PCLK_DIV_MASK = 7 << BUS_PCLK_DIV_SHIFT,
130 BUS_HCLK_DIV_SHIFT = 8,
131 BUS_HCLK_DIV_MASK = 3 << BUS_HCLK_DIV_SHIFT,
132 CORE_ACLK_DIV_SHIFT = 4,
133 CORE_ACLK_DIV_MASK = 7 << CORE_ACLK_DIV_SHIFT,
134 CORE_PERI_DIV_SHIFT = 0,
135 CORE_PERI_DIV_MASK = 0xf << CORE_PERI_DIV_SHIFT,
137 /* CRU_CLK_SEL2_CON */
138 NANDC_PLL_SEL_SHIFT = 14,
139 NANDC_PLL_SEL_MASK = 7 << NANDC_PLL_SEL_SHIFT,
140 NANDC_PLL_SEL_CPLL = 0,
142 NANDC_CLK_DIV_SHIFT = 8,
143 NANDC_CLK_DIV_MASK = 0x1f << NANDC_CLK_DIV_SHIFT,
144 PVTM_CLK_DIV_SHIFT = 0,
145 PVTM_CLK_DIV_MASK = 0x3f << PVTM_CLK_DIV_SHIFT,
147 /* CRU_CLKSEL10_CON */
148 PERI_PLL_SEL_SHIFT = 14,
149 PERI_PLL_SEL_MASK = 1 << PERI_PLL_SEL_SHIFT,
153 PERI_PCLK_DIV_SHIFT = 12,
154 PERI_PCLK_DIV_MASK = 3 << PERI_PCLK_DIV_SHIFT,
155 PERI_HCLK_DIV_SHIFT = 8,
156 PERI_HCLK_DIV_MASK = 3 << PERI_HCLK_DIV_SHIFT,
157 PERI_ACLK_DIV_SHIFT = 0,
158 PERI_ACLK_DIV_MASK = 0x1f << PERI_ACLK_DIV_SHIFT,
160 /* CRU_CLKSEL11_CON */
162 MMC0_PLL_MASK = 3 << MMC0_PLL_SHIFT,
168 MMC0_DIV_MASK = 0x3f << MMC0_DIV_SHIFT,
170 /* CRU_CLKSEL12_CON */
172 EMMC_PLL_MASK = 3 << EMMC_PLL_SHIFT,
178 EMMC_DIV_MASK = 0x3f << EMMC_DIV_SHIFT,
181 SARADC_DIV_CON_SHIFT = 8,
182 SARADC_DIV_CON_MASK = GENMASK(15, 8),
183 SARADC_DIV_CON_WIDTH = 8,
185 /* CRU_CLKSEL27_CON*/
186 DCLK_VOP_SEL_SHIFT = 0,
187 DCLK_VOP_SEL_MASK = 1 << DCLK_VOP_SEL_SHIFT,
188 DCLK_VOP_PLL_SEL_CPLL = 0,
189 DCLK_VOP_DIV_CON_SHIFT = 8,
190 DCLK_VOP_DIV_CON_MASK = 0xfff << DCLK_VOP_DIV_CON_SHIFT,
192 /* CRU_CLKSEL31_CON */
194 VIO0_PLL_MASK = 7 << VIO0_PLL_SHIFT,
198 VIO0_DIV_MASK = 0x1f << VIO0_DIV_SHIFT,
200 VIO1_PLL_MASK = 7 << VIO1_PLL_SHIFT,
204 VIO1_DIV_MASK = 0x1f << VIO1_DIV_SHIFT,
206 /* CRU_SOFTRST5_CON */
207 DDRCTRL_PSRST_SHIFT = 11,
208 DDRCTRL_SRST_SHIFT = 10,
209 DDRPHY_PSRST_SHIFT = 9,
210 DDRPHY_SRST_SHIFT = 8,