3 * David Feng <fenghua@phytium.com.cn>
5 * SPDX-License-Identifier: GPL-2.0+
8 #ifndef _ASM_ARMV8_MMU_H_
9 #define _ASM_ARMV8_MMU_H_
14 #define _AC(X, Y) (X##Y)
17 #define UL(x) _AC(x, UL)
19 /***************************************************************/
21 * The following definitions are related each other, shoud be
22 * calculated specifically.
24 #define VA_BITS (42) /* 42 bits virtual address */
26 /* PAGE_SHIFT determines the page size */
29 #define PAGE_SIZE (1 << PAGE_SHIFT)
30 #define PAGE_MASK (~(PAGE_SIZE-1))
33 * section address mask and size definitions.
35 #define SECTION_SHIFT 29
36 #define SECTION_SIZE (UL(1) << SECTION_SHIFT)
37 #define SECTION_MASK (~(SECTION_SIZE-1))
38 /***************************************************************/
43 #define MT_DEVICE_NGNRNE 0
44 #define MT_DEVICE_NGNRE 1
45 #define MT_DEVICE_GRE 2
46 #define MT_NORMAL_NC 3
49 #define MEMORY_ATTRIBUTES ((0x00 << (MT_DEVICE_NGNRNE*8)) | \
50 (0x04 << (MT_DEVICE_NGNRE*8)) | \
51 (0x0c << (MT_DEVICE_GRE*8)) | \
52 (0x44 << (MT_NORMAL_NC*8)) | \
53 (UL(0xff) << (MT_NORMAL*8)))
56 * Hardware page table definitions.
58 * Level 2 descriptor (PMD).
60 #define PMD_TYPE_MASK (3 << 0)
61 #define PMD_TYPE_FAULT (0 << 0)
62 #define PMD_TYPE_TABLE (3 << 0)
63 #define PMD_TYPE_SECT (1 << 0)
68 #define PMD_SECT_NON_SHARE (0 << 8)
69 #define PMD_SECT_OUTER_SHARE (2 << 8)
70 #define PMD_SECT_INNER_SHARE (3 << 8)
71 #define PMD_SECT_AF (1 << 10)
72 #define PMD_SECT_NG (1 << 11)
73 #define PMD_SECT_PXN (UL(1) << 53)
74 #define PMD_SECT_UXN (UL(1) << 54)
79 #define PMD_ATTRINDX(t) ((t) << 2)
80 #define PMD_ATTRINDX_MASK (7 << 2)
85 #define TCR_T0SZ(x) ((64 - (x)) << 0)
86 #define TCR_IRGN_NC (0 << 8)
87 #define TCR_IRGN_WBWA (1 << 8)
88 #define TCR_IRGN_WT (2 << 8)
89 #define TCR_IRGN_WBNWA (3 << 8)
90 #define TCR_IRGN_MASK (3 << 8)
91 #define TCR_ORGN_NC (0 << 10)
92 #define TCR_ORGN_WBWA (1 << 10)
93 #define TCR_ORGN_WT (2 << 10)
94 #define TCR_ORGN_WBNWA (3 << 10)
95 #define TCR_ORGN_MASK (3 << 10)
96 #define TCR_SHARED_NON (0 << 12)
97 #define TCR_SHARED_OUTER (2 << 12)
98 #define TCR_SHARED_INNER (3 << 12)
99 #define TCR_TG0_4K (0 << 14)
100 #define TCR_TG0_64K (1 << 14)
101 #define TCR_TG0_16K (2 << 14)
102 #define TCR_EL1_IPS_BITS (UL(3) << 32) /* 42 bits physical address */
103 #define TCR_EL2_IPS_BITS (3 << 16) /* 42 bits physical address */
104 #define TCR_EL3_IPS_BITS (3 << 16) /* 42 bits physical address */
106 /* PTWs cacheable, inner/outer WBWA and inner shareable */
107 #define TCR_FLAGS (TCR_TG0_64K | \
115 void set_pgtable_section(u64 *page_table, u64 index,
116 u64 section, u64 memory_type,
118 void set_pgtable_table(u64 *page_table, u64 index,
121 static inline void set_ttbr_tcr_mair(int el, u64 table, u64 tcr, u64 attr)
123 asm volatile("dsb sy");
125 asm volatile("msr ttbr0_el1, %0" : : "r" (table) : "memory");
126 asm volatile("msr tcr_el1, %0" : : "r" (tcr) : "memory");
127 asm volatile("msr mair_el1, %0" : : "r" (attr) : "memory");
128 } else if (el == 2) {
129 asm volatile("msr ttbr0_el2, %0" : : "r" (table) : "memory");
130 asm volatile("msr tcr_el2, %0" : : "r" (tcr) : "memory");
131 asm volatile("msr mair_el2, %0" : : "r" (attr) : "memory");
132 } else if (el == 3) {
133 asm volatile("msr ttbr0_el3, %0" : : "r" (table) : "memory");
134 asm volatile("msr tcr_el3, %0" : : "r" (tcr) : "memory");
135 asm volatile("msr mair_el3, %0" : : "r" (attr) : "memory");
142 #endif /* _ASM_ARMV8_MMU_H_ */