3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 #include <asm/system.h>
27 #if !(defined(CONFIG_SYS_NO_ICACHE) && defined(CONFIG_SYS_NO_DCACHE))
29 #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
30 #define CACHE_SETUP 0x1a
32 #define CACHE_SETUP 0x1e
35 DECLARE_GLOBAL_DATA_PTR;
37 static void cp_delay (void)
41 /* copro seems to need some delay between reading and writing */
42 for (i = 0; i < 100; i++)
44 asm volatile("" : : : "memory");
47 static inline void dram_bank_mmu_setup(int bank)
49 u32 *page_table = (u32 *)gd->tlb_addr;
53 debug("%s: bank: %d\n", __func__, bank);
54 for (i = bd->bi_dram[bank].start >> 20;
55 i < (bd->bi_dram[bank].start + bd->bi_dram[bank].size) >> 20;
57 page_table[i] = i << 20 | (3 << 10) | CACHE_SETUP;
61 /* to activate the MMU we need to set up virtual memory: use 1M areas */
62 static inline void mmu_setup(void)
64 u32 *page_table = (u32 *)gd->tlb_addr;
68 /* Set up an identity-mapping for all 4GB, rw for everyone */
69 for (i = 0; i < 4096; i++)
70 page_table[i] = i << 20 | (3 << 10) | 0x12;
72 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
73 dram_bank_mmu_setup(i);
76 /* Copy the page table address to cp15 */
77 asm volatile("mcr p15, 0, %0, c2, c0, 0"
78 : : "r" (page_table) : "memory");
79 /* Set the access control to all-supervisor */
80 asm volatile("mcr p15, 0, %0, c3, c0, 0"
82 /* and enable the mmu */
83 reg = get_cr(); /* get control reg. */
88 /* cache_bit must be either CR_I or CR_C */
89 static void cache_enable(uint32_t cache_bit)
93 /* The data cache is not active unless the mmu is enabled too */
94 if (cache_bit == CR_C)
96 reg = get_cr(); /* get control reg. */
98 set_cr(reg | cache_bit);
101 /* cache_bit must be either CR_I or CR_C */
102 static void cache_disable(uint32_t cache_bit)
106 if (cache_bit == CR_C) {
107 /* if cache isn;t enabled no need to disable */
109 if ((reg & CR_C) != CR_C)
111 /* if disabling data cache, disable mmu too */
117 set_cr(reg & ~cache_bit);
121 #ifdef CONFIG_SYS_NO_ICACHE
122 void icache_enable (void)
127 void icache_disable (void)
132 int icache_status (void)
134 return 0; /* always off */
137 void icache_enable(void)
142 void icache_disable(void)
147 int icache_status(void)
149 return (get_cr() & CR_I) != 0;
153 #ifdef CONFIG_SYS_NO_DCACHE
154 void dcache_enable (void)
159 void dcache_disable (void)
164 int dcache_status (void)
166 return 0; /* always off */
169 void dcache_enable(void)
174 void dcache_disable(void)
179 int dcache_status(void)
181 return (get_cr() & CR_C) != 0;