3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
6 * SPDX-License-Identifier: GPL-2.0+
12 #include <asm/system.h>
16 #define MVEBU_REG_PCIE_DEVID (MVEBU_REG_PCIE_BASE + 0x00)
17 #define MVEBU_REG_PCIE_REVID (MVEBU_REG_PCIE_BASE + 0x08)
32 CPU_TARGET_DRAM = 0x0,
33 CPU_TARGET_DEVICEBUS_BOOTROM_SPI = 0x1,
34 CPU_TARGET_ETH23 = 0x3,
35 CPU_TARGET_PCIE02 = 0x4,
36 CPU_TARGET_ETH01 = 0x7,
37 CPU_TARGET_PCIE13 = 0x8,
38 CPU_TARGET_SASRAM = 0x9,
39 CPU_TARGET_NAND = 0xd,
43 CPU_ATTR_SASRAM = 0x01,
44 CPU_ATTR_DRAM_CS0 = 0x0e,
45 CPU_ATTR_DRAM_CS1 = 0x0d,
46 CPU_ATTR_DRAM_CS2 = 0x0b,
47 CPU_ATTR_DRAM_CS3 = 0x07,
48 CPU_ATTR_NANDFLASH = 0x2f,
49 CPU_ATTR_SPIFLASH = 0x1e,
50 CPU_ATTR_BOOTROM = 0x1d,
51 CPU_ATTR_PCIE_IO = 0xe0,
52 CPU_ATTR_PCIE_MEM = 0xe8,
53 CPU_ATTR_DEV_CS0 = 0x3e,
54 CPU_ATTR_DEV_CS1 = 0x3d,
55 CPU_ATTR_DEV_CS2 = 0x3b,
56 CPU_ATTR_DEV_CS3 = 0x37,
66 * Default Device Address MAP BAR values
68 #define DEFADR_PCI_MEM 0x90000000
69 #define DEFADR_PCI_IO 0xC0000000
70 #define DEFADR_SPIF 0xF4000000
71 #define DEFADR_BOOTROM 0xF8000000
82 * Ref: Datasheet sec:A.28
84 struct mvebu_system_registers {
86 u32 rstoutn_mask; /* 0x60 */
87 u32 sys_soft_rst; /* 0x64 */
92 * Ref: Datasheet sec:A.19
94 struct kwgpio_registers {
105 /* Needed for dynamic (board-specific) mbus configuration */
106 extern struct mvebu_mbus_state mbus_state;
111 unsigned int mvebu_sdram_bar(enum memory_bank bank);
112 unsigned int mvebu_sdram_bs(enum memory_bank bank);
113 void mvebu_sdram_size_adjust(enum memory_bank bank);
114 int mvebu_mbus_probe(struct mbus_win windows[], int count);
115 int mvebu_soc_family(void);
117 int mv_sdh_init(unsigned long regbase, u32 max_clk, u32 min_clk, u32 quirks);
120 * Highspeed SERDES PHY config init, ported from bin_hdr
123 int serdes_phy_config(void);
126 * DDR3 init / training code ported from Marvell bin_hdr. Now
127 * available in mainline U-Boot in:
128 * drivers/ddr/marvell
131 #endif /* __ASSEMBLY__ */
132 #endif /* _MVEBU_CPU_H */