2 * reset.c - logic for resetting the cpu
4 * Copyright (c) 2005-2008 Analog Devices Inc.
6 * Licensed under the GPL-2 or later.
11 #include <asm/blackfin.h>
12 #include <asm/mach-common/bits/bootrom.h>
15 /* A system soft reset makes external memory unusable so force
16 * this function into L1. We use the compiler ssync here rather
17 * than SSYNC() because it's safe (no interrupts and such) and
18 * we save some L1. We do not need to force sanity in the SYSCR
19 * register as the BMODE selection bit is cleared by the soft
20 * reset while the Core B bit (on dual core parts) is cleared by
23 __attribute__ ((__l1_text__, __noreturn__))
24 static void bfin_reset(void)
27 /* Wait for completion of "system" events such as cache line
28 * line fills so that we avoid infinite stalls later on as
29 * much as possible. This code is in L1, so it won't trigger
30 * any such event after this point in time.
32 __builtin_bfin_ssync();
34 /* Initiate System software reset. */
35 bfin_write_SWRST(0x7);
37 /* Due to the way reset is handled in the hardware, we need
38 * to delay for 10 SCLKS. The only reliable way to do this is
39 * to calculate the CCLK/SCLK ratio and multiply 10. For now,
40 * we'll assume worse case which is a 1:15 ratio.
43 "LSETUP (1f, 1f) LC0 = %0\n"
50 /* Clear System software reset */
53 /* The BF526 ROM will crash during reset */
54 #if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
55 /* Seems to be fixed with newer parts though ... */
56 if (__SILICON_REVISION__ < 1 && bfin_revid() < 1)
60 /* Wait for the SWRST write to complete. Cannot rely on SSYNC
61 * though as the System state is all reset now.
64 "LSETUP (1f, 1f) LC1 = %0\n"
73 #if defined(__ADSPBF60x__)
74 bfin_write_RCU0_CTL(0x1);
76 /* Issue core reset */
81 /* We need to trampoline ourselves up into L1 since our linker
82 * does not have relaxtion support and will only generate a
83 * PC relative call with a 25 bit immediate. This is not enough
84 * to get us from the top of SDRAM into L1.
86 int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
90 if (ANOMALY_05000353 || ANOMALY_05000386)
92 asm("jump (%0);" : : "a" (bfin_reset));
94 bfrom_SoftReset((void *)(L1_SRAM_SCRATCH_END - 20));