3 * Josef Baumgartner <josef.baumgartner@telex.de>
7 * BuS Elektronik GmbH & Co. KG <esw@bus-elektronik.de>
10 * Copyright (C) 2008 Arthur Shipkowski (art@videon-central.com)
12 * See file CREDITS for list of people who contributed to this
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
34 #include <asm/immap.h>
38 DECLARE_GLOBAL_DATA_PTR;
41 int do_reset(cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char * const argv[])
43 volatile rcm_t *rcm = (rcm_t *)(MMAP_RCM);
47 rcm->rcr = RCM_RCR_SOFTRST;
49 /* we don't return! */
55 char buf1[32], buf2[32];
57 printf("CPU: Freescale Coldfire MCF5208\n"
58 " CPU CLK %s MHz BUS CLK %s MHz\n",
59 strmhz(buf1, gd->cpu_clk),
60 strmhz(buf2, gd->bus_clk));
64 #if defined(CONFIG_WATCHDOG)
65 /* Called by macro WATCHDOG_RESET */
66 void watchdog_reset(void)
68 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
73 int watchdog_disable(void)
75 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
77 wdt->sr = 0x5555; /* reset watchdog counter */
79 wdt->cr = 0; /* disable watchdog timer */
81 puts("WATCHDOG:disabled\n");
85 int watchdog_init(void)
87 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
89 wdt->cr = 0; /* disable watchdog */
91 /* set timeout and enable watchdog */
93 ((CONFIG_WATCHDOG_TIMEOUT * CONFIG_SYS_HZ) / (32768 * 1000)) - 1;
94 wdt->sr = 0x5555; /* reset watchdog counter */
97 puts("WATCHDOG:enabled\n");
100 #endif /* #ifdef CONFIG_WATCHDOG */
101 #endif /* #ifdef CONFIG_M5208 */
105 * Both MCF5270 and MCF5271 are members of the MPC5271 family. Try to
106 * determine which one we are running on, based on the Chip Identification
112 unsigned short cir; /* Chip Identification Register */
113 unsigned short pin; /* Part identification number */
114 unsigned char prn; /* Part revision number */
117 cir = mbar_readShort(MCF_CCM_CIR);
118 pin = cir >> MCF_CCM_CIR_PIN_LEN;
119 prn = cir & MCF_CCM_CIR_PRN_MASK;
122 case MCF_CCM_CIR_PIN_MCF5270:
125 case MCF_CCM_CIR_PIN_MCF5271:
134 printf("CPU: Freescale ColdFire MCF%s rev. %hu, at %s MHz\n",
135 cpu_model, prn, strmhz(buf, CONFIG_SYS_CLK));
137 printf("CPU: Unknown - Freescale ColdFire MCF5271 family"
138 " (PIN: 0x%x) rev. %hu, at %s MHz\n",
139 pin, prn, strmhz(buf, CONFIG_SYS_CLK));
144 int do_reset(cmd_tbl_t * cmdtp, bd_t * bd, int flag, int argc, char * const argv[])
146 /* Call the board specific reset actions first. */
151 mbar_writeByte(MCF_RCM_RCR,
152 MCF_RCM_RCR_SOFTRST | MCF_RCM_RCR_FRCRSTOUT);
156 #if defined(CONFIG_WATCHDOG)
157 void watchdog_reset(void)
159 mbar_writeShort(MCF_WTM_WSR, 0x5555);
160 mbar_writeShort(MCF_WTM_WSR, 0xAAAA);
163 int watchdog_disable(void)
165 mbar_writeShort(MCF_WTM_WCR, 0);
169 int watchdog_init(void)
171 mbar_writeShort(MCF_WTM_WCR, MCF_WTM_WCR_EN);
174 #endif /* #ifdef CONFIG_WATCHDOG */
179 int do_reset(cmd_tbl_t * cmdtp, bd_t * bd, int flag, int argc, char * const argv[])
181 volatile wdog_t *wdp = (wdog_t *) (MMAP_WDOG);
186 /* enable watchdog, set timeout to 0 and wait */
190 /* we don't return! */
196 volatile sysctrl_t *sysctrl = (sysctrl_t *) (MMAP_CFG);
201 msk = (sysctrl->sc_dir > 28) & 0xf;
211 printf("Freescale MCF5272 (Mask:%01x)\n", msk);
216 printf("Freescale MCF5272 %s\n", suf);
220 #if defined(CONFIG_WATCHDOG)
221 /* Called by macro WATCHDOG_RESET */
222 void watchdog_reset(void)
224 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
228 int watchdog_disable(void)
230 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
232 wdt->wdog_wcr = 0; /* reset watchdog counter */
233 wdt->wdog_wirr = 0; /* disable watchdog interrupt */
234 wdt->wdog_wrrr = 0; /* disable watchdog timer */
236 puts("WATCHDOG:disabled\n");
240 int watchdog_init(void)
242 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
244 wdt->wdog_wirr = 0; /* disable watchdog interrupt */
246 /* set timeout and enable watchdog */
248 ((CONFIG_WATCHDOG_TIMEOUT * CONFIG_SYS_HZ) / (32768 * 1000)) - 1;
249 wdt->wdog_wcr = 0; /* reset watchdog counter */
251 puts("WATCHDOG:enabled\n");
254 #endif /* #ifdef CONFIG_WATCHDOG */
256 #endif /* #ifdef CONFIG_M5272 */
259 int do_reset(cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char * const argv[])
261 volatile rcm_t *rcm = (rcm_t *)(MMAP_RCM);
265 rcm->rcr = RCM_RCR_SOFTRST;
267 /* we don't return! */
275 printf("CPU: Freescale Coldfire MCF5275 at %s MHz\n",
276 strmhz(buf, CONFIG_SYS_CLK));
281 #if defined(CONFIG_WATCHDOG)
282 /* Called by macro WATCHDOG_RESET */
283 void watchdog_reset(void)
285 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
290 int watchdog_disable(void)
292 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
294 wdt->wsr = 0x5555; /* reset watchdog counter */
296 wdt->wcr = 0; /* disable watchdog timer */
298 puts("WATCHDOG:disabled\n");
302 int watchdog_init(void)
304 volatile wdog_t *wdt = (volatile wdog_t *)(MMAP_WDOG);
306 wdt->wcr = 0; /* disable watchdog */
308 /* set timeout and enable watchdog */
310 ((CONFIG_WATCHDOG_TIMEOUT * CONFIG_SYS_HZ) / (32768 * 1000)) - 1;
311 wdt->wsr = 0x5555; /* reset watchdog counter */
314 puts("WATCHDOG:enabled\n");
317 #endif /* #ifdef CONFIG_WATCHDOG */
319 #endif /* #ifdef CONFIG_M5275 */
324 unsigned char resetsource = MCFRESET_RSR;
326 printf("CPU: Freescale Coldfire MCF5282 (PIN: %2.2x REV: %2.2x)\n",
327 MCFCCM_CIR >> 8, MCFCCM_CIR & MCFCCM_CIR_PRN_MASK);
328 printf("Reset:%s%s%s%s%s%s%s\n",
329 (resetsource & MCFRESET_RSR_LOL) ? " Loss of Lock" : "",
330 (resetsource & MCFRESET_RSR_LOC) ? " Loss of Clock" : "",
331 (resetsource & MCFRESET_RSR_EXT) ? " External" : "",
332 (resetsource & MCFRESET_RSR_POR) ? " Power On" : "",
333 (resetsource & MCFRESET_RSR_WDR) ? " Watchdog" : "",
334 (resetsource & MCFRESET_RSR_SOFT) ? " Software" : "",
335 (resetsource & MCFRESET_RSR_LVD) ? " Low Voltage" : "");
339 int do_reset(cmd_tbl_t * cmdtp, bd_t * bd, int flag, int argc, char * const argv[])
341 MCFRESET_RCR = MCFRESET_RCR_SOFTRST;
351 printf("CPU: Freescale Coldfire MCF5249 at %s MHz\n",
352 strmhz(buf, CONFIG_SYS_CLK));
356 int do_reset(cmd_tbl_t * cmdtp, bd_t * bd, int flag, int argc, char * const argv[])
358 /* enable watchdog, set timeout to 0 and wait */
359 mbar_writeByte(MCFSIM_SYPCR, 0xc0);
362 /* we don't return! */
372 unsigned char resetsource = mbar_readLong(SIM_RSR);
373 printf("CPU: Freescale Coldfire MCF5253 at %s MHz\n",
374 strmhz(buf, CONFIG_SYS_CLK));
376 if ((resetsource & SIM_RSR_HRST) || (resetsource & SIM_RSR_SWTR)) {
377 printf("Reset:%s%s\n",
378 (resetsource & SIM_RSR_HRST) ? " Hardware/ System Reset"
380 (resetsource & SIM_RSR_SWTR) ? " Software Watchdog" :
386 int do_reset(cmd_tbl_t * cmdtp, bd_t * bd, int flag, int argc, char * const argv[])
388 /* enable watchdog, set timeout to 0 and wait */
389 mbar_writeByte(SIM_SYPCR, 0xc0);
392 /* we don't return! */
397 #if defined(CONFIG_MCFFEC)
398 /* Default initializations for MCFFEC controllers. To override,
399 * create a board-specific function called:
400 * int board_eth_init(bd_t *bis)
403 int cpu_eth_init(bd_t *bis)
405 return mcffec_initialize(bis);