2 * Startup Code for MIPS32 CPU-core
4 * Copyright (c) 2003 Wolfgang Denk <wd@denx.de>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 #include <asm-offsets.h>
27 #include <asm/regdef.h>
28 #include <asm/mipsregs.h>
31 * For the moment disable interrupts, mark the kernel mode and
32 * set ST0_KX so that the CPU does not spit fire when using
35 .macro setup_c0_status set clr
38 or t0, ST0_CU0 | \set | 0x1f | \clr
46 .macro setup_c0_status_reset
48 setup_c0_status ST0_KX 0
54 #define RVECENT(f,n) \
56 #define XVECENT(f,bev) \
65 RVECENT(reset,0) # U-boot entry point
66 RVECENT(reset,1) # software reboot
68 .word INFINEON_EBU_BOOTCFG # EBU init code, fetched during
69 .word 0x00000000 # booting phase of the flash
71 RVECENT(romReserved,2)
73 RVECENT(romReserved,3)
74 RVECENT(romReserved,4)
75 RVECENT(romReserved,5)
76 RVECENT(romReserved,6)
77 RVECENT(romReserved,7)
78 RVECENT(romReserved,8)
79 RVECENT(romReserved,9)
80 RVECENT(romReserved,10)
81 RVECENT(romReserved,11)
82 RVECENT(romReserved,12)
83 RVECENT(romReserved,13)
84 RVECENT(romReserved,14)
85 RVECENT(romReserved,15)
86 RVECENT(romReserved,16)
87 RVECENT(romReserved,17)
88 RVECENT(romReserved,18)
89 RVECENT(romReserved,19)
90 RVECENT(romReserved,20)
91 RVECENT(romReserved,21)
92 RVECENT(romReserved,22)
93 RVECENT(romReserved,23)
94 RVECENT(romReserved,24)
95 RVECENT(romReserved,25)
96 RVECENT(romReserved,26)
97 RVECENT(romReserved,27)
98 RVECENT(romReserved,28)
99 RVECENT(romReserved,29)
100 RVECENT(romReserved,30)
101 RVECENT(romReserved,31)
102 RVECENT(romReserved,32)
103 RVECENT(romReserved,33)
104 RVECENT(romReserved,34)
105 RVECENT(romReserved,35)
106 RVECENT(romReserved,36)
107 RVECENT(romReserved,37)
108 RVECENT(romReserved,38)
109 RVECENT(romReserved,39)
110 RVECENT(romReserved,40)
111 RVECENT(romReserved,41)
112 RVECENT(romReserved,42)
113 RVECENT(romReserved,43)
114 RVECENT(romReserved,44)
115 RVECENT(romReserved,45)
116 RVECENT(romReserved,46)
117 RVECENT(romReserved,47)
118 RVECENT(romReserved,48)
119 RVECENT(romReserved,49)
120 RVECENT(romReserved,50)
121 RVECENT(romReserved,51)
122 RVECENT(romReserved,52)
123 RVECENT(romReserved,53)
124 RVECENT(romReserved,54)
125 RVECENT(romReserved,55)
126 RVECENT(romReserved,56)
127 RVECENT(romReserved,57)
128 RVECENT(romReserved,58)
129 RVECENT(romReserved,59)
130 RVECENT(romReserved,60)
131 RVECENT(romReserved,61)
132 RVECENT(romReserved,62)
133 RVECENT(romReserved,63)
134 XVECENT(romExcHandle,0x200) # bfc00200: R4000 tlbmiss vector
135 RVECENT(romReserved,65)
136 RVECENT(romReserved,66)
137 RVECENT(romReserved,67)
138 RVECENT(romReserved,68)
139 RVECENT(romReserved,69)
140 RVECENT(romReserved,70)
141 RVECENT(romReserved,71)
142 RVECENT(romReserved,72)
143 RVECENT(romReserved,73)
144 RVECENT(romReserved,74)
145 RVECENT(romReserved,75)
146 RVECENT(romReserved,76)
147 RVECENT(romReserved,77)
148 RVECENT(romReserved,78)
149 RVECENT(romReserved,79)
150 XVECENT(romExcHandle,0x280) # bfc00280: R4000 xtlbmiss vector
151 RVECENT(romReserved,81)
152 RVECENT(romReserved,82)
153 RVECENT(romReserved,83)
154 RVECENT(romReserved,84)
155 RVECENT(romReserved,85)
156 RVECENT(romReserved,86)
157 RVECENT(romReserved,87)
158 RVECENT(romReserved,88)
159 RVECENT(romReserved,89)
160 RVECENT(romReserved,90)
161 RVECENT(romReserved,91)
162 RVECENT(romReserved,92)
163 RVECENT(romReserved,93)
164 RVECENT(romReserved,94)
165 RVECENT(romReserved,95)
166 XVECENT(romExcHandle,0x300) # bfc00300: R4000 cache vector
167 RVECENT(romReserved,97)
168 RVECENT(romReserved,98)
169 RVECENT(romReserved,99)
170 RVECENT(romReserved,100)
171 RVECENT(romReserved,101)
172 RVECENT(romReserved,102)
173 RVECENT(romReserved,103)
174 RVECENT(romReserved,104)
175 RVECENT(romReserved,105)
176 RVECENT(romReserved,106)
177 RVECENT(romReserved,107)
178 RVECENT(romReserved,108)
179 RVECENT(romReserved,109)
180 RVECENT(romReserved,110)
181 RVECENT(romReserved,111)
182 XVECENT(romExcHandle,0x380) # bfc00380: R4000 general vector
183 RVECENT(romReserved,113)
184 RVECENT(romReserved,114)
185 RVECENT(romReserved,115)
186 RVECENT(romReserved,116)
187 RVECENT(romReserved,116)
188 RVECENT(romReserved,118)
189 RVECENT(romReserved,119)
190 RVECENT(romReserved,120)
191 RVECENT(romReserved,121)
192 RVECENT(romReserved,122)
193 RVECENT(romReserved,123)
194 RVECENT(romReserved,124)
195 RVECENT(romReserved,125)
196 RVECENT(romReserved,126)
197 RVECENT(romReserved,127)
200 * We hope there are no more reserved vectors!
201 * 128 * 8 == 1024 == 0x400
202 * so this is address R_VEC+0x400 == 0xbfc00400
207 /* Clear watch registers */
208 mtc0 zero, CP0_WATCHLO
209 mtc0 zero, CP0_WATCHHI
211 /* WP(Watch Pending), SW0/1 should be cleared */
214 setup_c0_status_reset
218 mtc0 zero, CP0_COMPARE
220 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
221 /* CONFIG0 register */
222 li t0, CONF_CM_UNCACHED
233 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
234 /* Initialize any external memory */
239 /* Initialize caches... */
240 la t9, mips_cache_reset
244 /* ... and enable them */
245 li t0, CONF_CM_CACHABLE_NONCOHERENT
249 /* Set up temporary stack */
250 li t0, CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_INIT_SP_OFFSET
258 * void relocate_code (addr_sp, gd, addr_moni)
260 * This "function" does not return, instead it continues in RAM
261 * after relocating the monitor code.
265 * a2 = destination address
270 move sp, a0 # set new stack pointer
272 li t0, CONFIG_SYS_MONITOR_BASE
274 lw t2, -12(t3) # t2 <-- uboot_end_data
276 move s2, a2 # s2 <-- destination address
281 * New $gp = (Old $gp - CONFIG_SYS_MONITOR_BASE) + Destination Address
284 sub gp, CONFIG_SYS_MONITOR_BASE
285 add gp, a2 # gp now adjusted
286 sub s1, gp, t6 # s1 <-- relocation offset
289 * t0 = source address
290 * t1 = target address
291 * t2 = source end address
295 * Save destination address and size for later usage in flush_cache()
297 move s0, a1 # save gd in s0
298 move a0, t1 # a0 <-- destination addr
299 sub a1, t2, t0 # a1 <-- size
308 /* If caches were enabled, we would have to flush them here. */
310 /* a0 & a1 are already set up for flush_cache(start, size) */
315 /* Jump to where we've relocated ourselves */
316 addi t0, s2, in_ram - _start
321 .word _GLOBAL_OFFSET_TABLE_
324 .word num_got_entries
328 * Now we want to update GOT.
330 * GOT[0] is reserved. GOT[1] is also reserved for the dynamic object
331 * generated by GNU ld. Skip these reserved entries from relocation.
333 lw t3, -4(t0) # t3 <-- num_got_entries
334 lw t4, -16(t0) # t4 <-- _GLOBAL_OFFSET_TABLE_
335 lw t5, -20(t0) # t5 <-- _gp
336 sub t4, t5 # compute offset
337 add t4, t4, gp # t4 now holds relocated _G_O_T_
338 addi t4, t4, 8 # skipping first two entries
351 lw t1, -12(t0) # t1 <-- uboot_end_data
352 lw t2, -8(t0) # t2 <-- uboot_end
353 add t1, s1 # adjust pointers
362 move a0, s0 # a0 <-- gd
369 /* Exception handlers */