2 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
4 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
10 * SPDX-License-Identifier: GPL-2.0+
14 #include <ppc_asm.tmpl>
15 #include <linux/compiler.h>
16 #include <asm/processor.h>
19 DECLARE_GLOBAL_DATA_PTR;
22 #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
23 #define CONFIG_SYS_FSL_NUM_CC_PLLS 6
25 /* --------------------------------------------------------------- */
27 void get_sys_info(sys_info_t *sys_info)
29 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
30 #ifdef CONFIG_FSL_CORENET
31 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
33 #ifdef CONFIG_HETROGENOUS_CLUSTERS
35 uint rcw_tmp1, rcw_tmp2;
37 #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
38 int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
40 __maybe_unused u32 svr;
42 const u8 core_cplx_PLL[16] = {
43 [ 0] = 0, /* CC1 PPL / 1 */
44 [ 1] = 0, /* CC1 PPL / 2 */
45 [ 2] = 0, /* CC1 PPL / 4 */
46 [ 4] = 1, /* CC2 PPL / 1 */
47 [ 5] = 1, /* CC2 PPL / 2 */
48 [ 6] = 1, /* CC2 PPL / 4 */
49 [ 8] = 2, /* CC3 PPL / 1 */
50 [ 9] = 2, /* CC3 PPL / 2 */
51 [10] = 2, /* CC3 PPL / 4 */
52 [12] = 3, /* CC4 PPL / 1 */
53 [13] = 3, /* CC4 PPL / 2 */
54 [14] = 3, /* CC4 PPL / 4 */
57 const u8 core_cplx_pll_div[16] = {
58 [ 0] = 1, /* CC1 PPL / 1 */
59 [ 1] = 2, /* CC1 PPL / 2 */
60 [ 2] = 4, /* CC1 PPL / 4 */
61 [ 4] = 1, /* CC2 PPL / 1 */
62 [ 5] = 2, /* CC2 PPL / 2 */
63 [ 6] = 4, /* CC2 PPL / 4 */
64 [ 8] = 1, /* CC3 PPL / 1 */
65 [ 9] = 2, /* CC3 PPL / 2 */
66 [10] = 4, /* CC3 PPL / 4 */
67 [12] = 1, /* CC4 PPL / 1 */
68 [13] = 2, /* CC4 PPL / 2 */
69 [14] = 4, /* CC4 PPL / 4 */
71 uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
72 #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV) || \
73 defined(CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK)
76 uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
77 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
80 sys_info->freq_systembus = sysclk;
81 #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
83 unsigned int porsr1_sys_clk;
84 porsr1_sys_clk = in_be32(&gur->porsr1) >> FSL_DCFG_PORSR1_SYSCLK_SHIFT
85 & FSL_DCFG_PORSR1_SYSCLK_MASK;
86 if (porsr1_sys_clk == FSL_DCFG_PORSR1_SYSCLK_DIFF)
87 sys_info->diff_sysclk = 1;
89 sys_info->diff_sysclk = 0;
92 * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
93 * are driven by separate DDR Refclock or single source
96 ddr_refclk_sel = (in_be32(&gur->rcwsr[5]) >>
97 FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
98 FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
100 * For single source clocking, both ddrclock and sysclock
101 * are driven by differential sysclock.
103 if (ddr_refclk_sel == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK)
104 sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
107 #ifdef CONFIG_DDR_CLK_FREQ
108 sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
110 sys_info->freq_ddrbus = sysclk;
113 sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
114 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
115 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
116 & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
117 #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
118 if (mem_pll_rat == 0) {
119 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
120 FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
121 FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
124 /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
125 * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
127 * T2080 rev 1.1 and later also use half mem_pll comparing with rev 1.0
129 #if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) || \
130 defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
132 switch (SVR_SOC_VER(svr)) {
137 if (SVR_MAJ(svr) >= 2)
142 if ((SVR_MAJ(svr) > 1) || (SVR_MIN(svr) >= 1))
150 sys_info->freq_ddrbus *= mem_pll_rat;
152 sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
154 for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
155 ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
157 freq_c_pll[i] = sysclk * ratio[i];
159 freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
162 #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
164 * As per CHASSIS2 architeture total 12 clusters are posible and
165 * Each cluster has up to 4 cores, sharing the same PLL selection.
166 * The cluster clock assignment is SoC defined.
168 * Total 4 clock groups are possible with 3 PLLs each.
169 * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
170 * clock group B has 3, 4, 6 and so on.
172 * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
173 * depends upon the SoC architeture. Same applies to other
174 * clock groups and clusters.
177 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
178 int cluster = fsl_qoriq_core_to_cluster(cpu);
179 u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
181 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
182 cplx_pll += cc_group[cluster] - 1;
183 sys_info->freq_processor[cpu] =
184 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
187 #ifdef CONFIG_HETROGENOUS_CLUSTERS
188 for_each_cpu(i, dsp_cpu, cpu_num_dspcores(), cpu_dsp_mask()) {
189 int dsp_cluster = fsl_qoriq_dsp_core_to_cluster(dsp_cpu);
190 u32 c_pll_sel = (in_be32
191 (&clk->clkcsr[dsp_cluster].clkcncsr) >> 27)
193 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
194 cplx_pll += cc_group[dsp_cluster] - 1;
195 sys_info->freq_processor_dsp[dsp_cpu] =
196 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
200 #if defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420) || \
201 defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
202 #define FM1_CLK_SEL 0xe0000000
203 #define FM1_CLK_SHIFT 29
204 #elif defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
205 #define FM1_CLK_SEL 0x00000007
206 #define FM1_CLK_SHIFT 0
208 #define PME_CLK_SEL 0xe0000000
209 #define PME_CLK_SHIFT 29
210 #define FM1_CLK_SEL 0x1c000000
211 #define FM1_CLK_SHIFT 26
213 #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
214 #if defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
215 rcw_tmp = in_be32(&gur->rcwsr[15]) - 4;
217 rcw_tmp = in_be32(&gur->rcwsr[7]);
221 #ifdef CONFIG_SYS_DPAA_PME
222 #ifndef CONFIG_PME_PLAT_CLK_DIV
223 switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
225 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
228 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
231 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
234 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
237 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
240 sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
243 printf("Error: Unknown PME clock select!\n");
245 sys_info->freq_pme = sys_info->freq_systembus / 2;
250 sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
255 #ifdef CONFIG_SYS_DPAA_QBMAN
256 #ifndef CONFIG_QBMAN_CLK_DIV
257 #define CONFIG_QBMAN_CLK_DIV 2
259 sys_info->freq_qman = sys_info->freq_systembus / CONFIG_QBMAN_CLK_DIV;
262 #if defined(CONFIG_SYS_MAPLE)
263 #define CPRI_CLK_SEL 0x1C000000
264 #define CPRI_CLK_SHIFT 26
265 #define CPRI_ALT_CLK_SEL 0x00007000
266 #define CPRI_ALT_CLK_SHIFT 12
268 rcw_tmp1 = in_be32(&gur->rcwsr[7]); /* Reading RCW bits: 224-255*/
269 rcw_tmp2 = in_be32(&gur->rcwsr[15]); /* Reading RCW bits: 480-511*/
270 /* For MAPLE and CPRI frequency */
271 switch ((rcw_tmp1 & CPRI_CLK_SEL) >> CPRI_CLK_SHIFT) {
273 sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK];
274 sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK];
277 sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 2;
278 sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 2;
281 sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 3;
282 sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 3;
285 sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 4;
286 sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK] / 4;
289 if (((rcw_tmp2 & CPRI_ALT_CLK_SEL)
290 >> CPRI_ALT_CLK_SHIFT) == 6) {
291 sys_info->freq_maple =
292 freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 2;
293 sys_info->freq_cpri =
294 freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 2;
296 if (((rcw_tmp2 & CPRI_ALT_CLK_SEL)
297 >> CPRI_ALT_CLK_SHIFT) == 7) {
298 sys_info->freq_maple =
299 freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 3;
300 sys_info->freq_cpri =
301 freq_c_pll[CONFIG_SYS_CPRI_CLK - 2] / 3;
305 sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 2;
306 sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 2;
309 sys_info->freq_maple = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 3;
310 sys_info->freq_cpri = freq_c_pll[CONFIG_SYS_CPRI_CLK + 1] / 3;
313 printf("Error: Unknown MAPLE/CPRI clock select!\n");
316 /* For MAPLE ULB and eTVPE frequencies */
317 #define ULB_CLK_SEL 0x00000038
318 #define ULB_CLK_SHIFT 3
319 #define ETVPE_CLK_SEL 0x00000007
320 #define ETVPE_CLK_SHIFT 0
322 switch ((rcw_tmp2 & ULB_CLK_SEL) >> ULB_CLK_SHIFT) {
324 sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK];
327 sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 2;
330 sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 3;
333 sys_info->freq_maple_ulb = freq_c_pll[CONFIG_SYS_ULB_CLK] / 4;
336 sys_info->freq_maple_ulb = sys_info->freq_systembus;
339 sys_info->freq_maple_ulb =
340 freq_c_pll[CONFIG_SYS_ULB_CLK - 1] / 2;
343 sys_info->freq_maple_ulb =
344 freq_c_pll[CONFIG_SYS_ULB_CLK - 1] / 3;
347 printf("Error: Unknown MAPLE ULB clock select!\n");
350 switch ((rcw_tmp2 & ETVPE_CLK_SEL) >> ETVPE_CLK_SHIFT) {
352 sys_info->freq_maple_etvpe = freq_c_pll[CONFIG_SYS_ETVPE_CLK];
355 sys_info->freq_maple_etvpe =
356 freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 2;
359 sys_info->freq_maple_etvpe =
360 freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 3;
363 sys_info->freq_maple_etvpe =
364 freq_c_pll[CONFIG_SYS_ETVPE_CLK] / 4;
367 sys_info->freq_maple_etvpe = sys_info->freq_systembus;
370 sys_info->freq_maple_etvpe =
371 freq_c_pll[CONFIG_SYS_ETVPE_CLK - 1] / 2;
374 sys_info->freq_maple_etvpe =
375 freq_c_pll[CONFIG_SYS_ETVPE_CLK - 1] / 3;
378 printf("Error: Unknown MAPLE eTVPE clock select!\n");
383 #ifdef CONFIG_SYS_DPAA_FMAN
384 #ifndef CONFIG_FM_PLAT_CLK_DIV
385 switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
387 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
390 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
393 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
396 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
399 sys_info->freq_fman[0] = sys_info->freq_systembus;
402 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
405 sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
408 printf("Error: Unknown FMan1 clock select!\n");
410 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
413 #if (CONFIG_SYS_NUM_FMAN) == 2
414 #ifdef CONFIG_SYS_FM2_CLK
415 #define FM2_CLK_SEL 0x00000038
416 #define FM2_CLK_SHIFT 3
417 rcw_tmp = in_be32(&gur->rcwsr[15]);
418 switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
420 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
423 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
426 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
429 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
432 sys_info->freq_fman[1] = sys_info->freq_systembus;
435 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
438 sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
441 printf("Error: Unknown FMan2 clock select!\n");
443 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
447 #endif /* CONFIG_SYS_NUM_FMAN == 2 */
449 sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
453 #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
454 #if defined(CONFIG_ARCH_T2080)
455 #define ESDHC_CLK_SEL 0x00000007
456 #define ESDHC_CLK_SHIFT 0
457 #define ESDHC_CLK_RCWSR 15
458 #else /* Support T1040 T1024 by now */
459 #define ESDHC_CLK_SEL 0xe0000000
460 #define ESDHC_CLK_SHIFT 29
461 #define ESDHC_CLK_RCWSR 7
463 rcw_tmp = in_be32(&gur->rcwsr[ESDHC_CLK_RCWSR]);
464 switch ((rcw_tmp & ESDHC_CLK_SEL) >> ESDHC_CLK_SHIFT) {
466 sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK];
469 sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 2;
472 sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 3;
474 #if defined(CONFIG_SYS_SDHC_CLK_2_PLL)
476 sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 4;
478 #if defined(CONFIG_ARCH_T2080)
480 sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK];
484 sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 2;
487 sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 3;
491 sys_info->freq_sdhc = 0;
492 printf("Error: Unknown SDHC peripheral clock select!\n");
495 #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
497 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
498 u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
500 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
502 sys_info->freq_processor[cpu] =
503 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
505 #define PME_CLK_SEL 0x80000000
506 #define FM1_CLK_SEL 0x40000000
507 #define FM2_CLK_SEL 0x20000000
508 #define HWA_ASYNC_DIV 0x04000000
509 #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
511 #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
513 #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
516 #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
518 rcw_tmp = in_be32(&gur->rcwsr[7]);
520 #ifdef CONFIG_SYS_DPAA_PME
521 if (rcw_tmp & PME_CLK_SEL) {
522 if (rcw_tmp & HWA_ASYNC_DIV)
523 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
525 sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
527 sys_info->freq_pme = sys_info->freq_systembus / 2;
531 #ifdef CONFIG_SYS_DPAA_FMAN
532 if (rcw_tmp & FM1_CLK_SEL) {
533 if (rcw_tmp & HWA_ASYNC_DIV)
534 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
536 sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
538 sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
540 #if (CONFIG_SYS_NUM_FMAN) == 2
541 if (rcw_tmp & FM2_CLK_SEL) {
542 if (rcw_tmp & HWA_ASYNC_DIV)
543 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
545 sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
547 sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
552 #ifdef CONFIG_SYS_DPAA_QBMAN
553 sys_info->freq_qman = sys_info->freq_systembus / 2;
556 #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
559 sys_info->freq_qe = sys_info->freq_systembus / 2;
562 #else /* CONFIG_FSL_CORENET */
563 uint plat_ratio, e500_ratio, half_freq_systembus;
566 __maybe_unused u32 qe_ratio;
569 plat_ratio = (gur->porpllsr) & 0x0000003e;
571 sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
573 /* Divide before multiply to avoid integer
574 * overflow for processor speeds above 2GHz */
575 half_freq_systembus = sys_info->freq_systembus/2;
576 for (i = 0; i < cpu_numcores(); i++) {
577 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
578 sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
581 /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
582 sys_info->freq_ddrbus = sys_info->freq_systembus;
584 #ifdef CONFIG_DDR_CLK_FREQ
586 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
587 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
588 if (ddr_ratio != 0x7)
589 sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
594 #if defined(CONFIG_ARCH_P1021) || defined(CONFIG_ARCH_P1025)
595 sys_info->freq_qe = sys_info->freq_systembus;
597 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
598 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
599 sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
603 #ifdef CONFIG_SYS_DPAA_FMAN
604 sys_info->freq_fman[0] = sys_info->freq_systembus;
607 #endif /* CONFIG_FSL_CORENET */
609 #if defined(CONFIG_FSL_LBC)
610 sys_info->freq_localbus = sys_info->freq_systembus /
611 CONFIG_SYS_FSL_LBC_CLK_DIV;
614 #if defined(CONFIG_FSL_IFC)
615 sys_info->freq_localbus = sys_info->freq_systembus /
616 CONFIG_SYS_FSL_IFC_CLK_DIV;
621 int get_clocks (void)
624 #ifdef CONFIG_ARCH_MPC8544
625 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
627 #if defined(CONFIG_CPM2)
628 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
631 /* set VCO = 4 * BRG */
632 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
633 sccr = cpm->im_cpm_intctl.sccr;
634 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
636 get_sys_info (&sys_info);
637 gd->cpu_clk = sys_info.freq_processor[0];
638 gd->bus_clk = sys_info.freq_systembus;
639 gd->mem_clk = sys_info.freq_ddrbus;
640 gd->arch.lbc_clk = sys_info.freq_localbus;
643 gd->arch.qe_clk = sys_info.freq_qe;
644 gd->arch.brg_clk = gd->arch.qe_clk / 2;
647 * The base clock for I2C depends on the actual SOC. Unfortunately,
648 * there is no pattern that can be used to determine the frequency, so
649 * the only choice is to look up the actual SOC number and use the value
650 * for that SOC. This information is taken from application note
653 #if defined(CONFIG_ARCH_MPC8540) || defined(CONFIG_ARCH_MPC8541) || \
654 defined(CONFIG_ARCH_MPC8560) || defined(CONFIG_ARCH_MPC8555) || \
655 defined(CONFIG_ARCH_P1022)
656 gd->arch.i2c1_clk = sys_info.freq_systembus;
657 #elif defined(CONFIG_ARCH_MPC8544)
659 * On the 8544, the I2C clock is the same as the SEC clock. This can be
660 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
661 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
662 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
663 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
665 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
666 gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
668 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
670 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
671 gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
673 gd->arch.i2c2_clk = gd->arch.i2c1_clk;
675 #if defined(CONFIG_FSL_ESDHC)
676 #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
677 gd->arch.sdhc_clk = sys_info.freq_sdhc / 2;
679 #if defined(CONFIG_ARCH_MPC8569) || defined(CONFIG_ARCH_P1010)
680 gd->arch.sdhc_clk = gd->bus_clk;
682 gd->arch.sdhc_clk = gd->bus_clk / 2;
685 #endif /* defined(CONFIG_FSL_ESDHC) */
687 #if defined(CONFIG_CPM2)
688 gd->arch.vco_out = 2*sys_info.freq_systembus;
689 gd->arch.cpm_clk = gd->arch.vco_out / 2;
690 gd->arch.scc_clk = gd->arch.vco_out / 4;
691 gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
694 if(gd->cpu_clk != 0) return (0);
699 /********************************************
701 * return system bus freq in Hz
702 *********************************************/
703 ulong get_bus_freq (ulong dummy)
708 /********************************************
710 * return ddr bus freq in Hz
711 *********************************************/
712 ulong get_ddr_freq (ulong dummy)