2 * Copyright 2008-2010 Freescale Semiconductor, Inc.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
11 * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
12 * Based on code from spd_sdram.c
13 * Author: James Yang [at freescale.com]
17 #include <asm/fsl_ddr_sdram.h>
21 extern unsigned int picos_to_mclk(unsigned int picos);
23 * Determine Rtt value.
25 * This should likely be either board or controller specific.
27 * Rtt(nominal) - DDR2:
32 * Rtt(nominal) - DDR3:
40 * FIXME: Apparently 8641 needs a value of 2
41 * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
43 * FIXME: There was some effort down this line earlier:
46 * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
47 * if (popts->dimmslot[i].num_valid_cs
48 * && (popts->cs_local_opts[2*i].odt_rd_cfg
49 * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
55 static inline int fsl_ddr_get_rtt(void)
59 #if defined(CONFIG_FSL_DDR1)
61 #elif defined(CONFIG_FSL_DDR2)
71 * compute the CAS write latency according to DDR3 spec
72 * CWL = 5 if tCK >= 2.5ns
73 * 6 if 2.5ns > tCK >= 1.875ns
74 * 7 if 1.875ns > tCK >= 1.5ns
75 * 8 if 1.5ns > tCK >= 1.25ns
77 static inline unsigned int compute_cas_write_latency(void)
80 const unsigned int mclk_ps = get_memory_clk_period_ps();
84 else if (mclk_ps >= 1875)
86 else if (mclk_ps >= 1500)
88 else if (mclk_ps >= 1250)
95 /* Chip Select Configuration (CSn_CONFIG) */
96 static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
97 const memctl_options_t *popts,
98 const dimm_params_t *dimm_params)
100 unsigned int cs_n_en = 0; /* Chip Select enable */
101 unsigned int intlv_en = 0; /* Memory controller interleave enable */
102 unsigned int intlv_ctl = 0; /* Interleaving control */
103 unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
104 unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
105 unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
106 unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
107 unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
108 unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
111 /* Compute CS_CONFIG only for existing ranks of each DIMM. */
114 if (dimm_params[dimm_number].n_ranks > 0) {
116 /* These fields only available in CS0_CONFIG */
117 intlv_en = popts->memctl_interleaving;
118 intlv_ctl = popts->memctl_interleaving_mode;
122 if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
123 (dimm_number == 1 && dimm_params[1].n_ranks > 0))
127 if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
128 (dimm_number > 1 && dimm_params[dimm_number].n_ranks > 0))
132 if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
133 (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
134 (dimm_number == 3 && dimm_params[3].n_ranks > 0))
141 unsigned int n_banks_per_sdram_device;
143 ap_n_en = popts->cs_local_opts[i].auto_precharge;
144 odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
145 odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
146 n_banks_per_sdram_device
147 = dimm_params[dimm_number].n_banks_per_sdram_device;
148 ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
149 row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
150 col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
152 ddr->cs[i].config = (0
153 | ((cs_n_en & 0x1) << 31)
154 | ((intlv_en & 0x3) << 29)
155 | ((intlv_ctl & 0xf) << 24)
156 | ((ap_n_en & 0x1) << 23)
158 /* XXX: some implementation only have 1 bit starting at left */
159 | ((odt_rd_cfg & 0x7) << 20)
161 /* XXX: Some implementation only have 1 bit starting at left */
162 | ((odt_wr_cfg & 0x7) << 16)
164 | ((ba_bits_cs_n & 0x3) << 14)
165 | ((row_bits_cs_n & 0x7) << 8)
166 | ((col_bits_cs_n & 0x7) << 0)
168 debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
171 /* Chip Select Configuration 2 (CSn_CONFIG_2) */
173 static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
175 unsigned int pasr_cfg = 0; /* Partial array self refresh config */
177 ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
178 debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
181 /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
183 #if !defined(CONFIG_FSL_DDR1)
185 * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
187 * Avoid writing for DDR I. The new PQ38 DDR controller
188 * dreams up non-zero default values to be backwards compatible.
190 static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr)
192 unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
193 unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
194 /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
195 unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
196 unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
198 /* Active powerdown exit timing (tXARD and tXARDS). */
199 unsigned char act_pd_exit_mclk;
200 /* Precharge powerdown exit timing (tXP). */
201 unsigned char pre_pd_exit_mclk;
202 /* ODT powerdown exit timing (tAXPD). */
203 unsigned char taxpd_mclk;
204 /* Mode register set cycle time (tMRD). */
205 unsigned char tmrd_mclk;
207 #if defined(CONFIG_FSL_DDR3)
209 * (tXARD and tXARDS). Empirical?
210 * The DDR3 spec has not tXARD,
211 * we use the tXP instead of it.
212 * tXP=max(3nCK, 7.5ns) for DDR3.
213 * spec has not the tAXPD, we use
214 * tAXPD=1, need design to confirm.
216 int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
217 act_pd_exit_mclk = picos_to_mclk(tXP);
218 /* Mode register MR0[A12] is '1' - fast exit */
219 pre_pd_exit_mclk = act_pd_exit_mclk;
222 /* set the turnaround time */
224 #else /* CONFIG_FSL_DDR2 */
226 * (tXARD and tXARDS). Empirical?
231 act_pd_exit_mclk = 2;
232 pre_pd_exit_mclk = 2;
237 ddr->timing_cfg_0 = (0
238 | ((trwt_mclk & 0x3) << 30) /* RWT */
239 | ((twrt_mclk & 0x3) << 28) /* WRT */
240 | ((trrt_mclk & 0x3) << 26) /* RRT */
241 | ((twwt_mclk & 0x3) << 24) /* WWT */
242 | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
243 | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
244 | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
245 | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
247 debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
249 #endif /* defined(CONFIG_FSL_DDR2) */
251 /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
252 static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
253 const common_timing_params_t *common_dimm,
254 unsigned int cas_latency)
256 /* Extended Activate to precharge interval (tRAS) */
257 unsigned int ext_acttopre = 0;
258 unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
259 unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
260 unsigned int cntl_adj = 0; /* Control Adjust */
262 /* If the tRAS > 19 MCLK, we use the ext mode */
263 if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
266 ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
268 /* If the CAS latency more than 8, use the ext mode */
272 ddr->timing_cfg_3 = (0
273 | ((ext_acttopre & 0x1) << 24)
274 | ((ext_refrec & 0xF) << 16)
275 | ((ext_caslat & 0x1) << 12)
276 | ((cntl_adj & 0x7) << 0)
278 debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
281 /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
282 static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
283 const memctl_options_t *popts,
284 const common_timing_params_t *common_dimm,
285 unsigned int cas_latency)
287 /* Precharge-to-activate interval (tRP) */
288 unsigned char pretoact_mclk;
289 /* Activate to precharge interval (tRAS) */
290 unsigned char acttopre_mclk;
291 /* Activate to read/write interval (tRCD) */
292 unsigned char acttorw_mclk;
294 unsigned char caslat_ctrl;
295 /* Refresh recovery time (tRFC) ; trfc_low */
296 unsigned char refrec_ctrl;
297 /* Last data to precharge minimum interval (tWR) */
298 unsigned char wrrec_mclk;
299 /* Activate-to-activate interval (tRRD) */
300 unsigned char acttoact_mclk;
301 /* Last write data pair to read command issue interval (tWTR) */
302 unsigned char wrtord_mclk;
304 pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
305 acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
306 acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
309 * Translate CAS Latency to a DDR controller field value:
311 * CAS Lat DDR I DDR II Ctrl
312 * Clocks SPD Bit SPD Bit Value
313 * ------- ------- ------- -----
324 #if defined(CONFIG_FSL_DDR1)
325 caslat_ctrl = (cas_latency + 1) & 0x07;
326 #elif defined(CONFIG_FSL_DDR2)
327 caslat_ctrl = 2 * cas_latency - 1;
330 * if the CAS latency more than 8 cycle,
331 * we need set extend bit for it at
332 * TIMING_CFG_3[EXT_CASLAT]
336 caslat_ctrl = 2 * cas_latency - 1;
339 refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
340 wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
341 if (popts->OTF_burst_chop_en)
344 acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
346 * JEDEC has min requirement for tRRD
348 #if defined(CONFIG_FSL_DDR3)
349 if (acttoact_mclk < 4)
352 wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
354 * JEDEC has some min requirements for tWTR
356 #if defined(CONFIG_FSL_DDR2)
359 #elif defined(CONFIG_FSL_DDR3)
363 if (popts->OTF_burst_chop_en)
366 ddr->timing_cfg_1 = (0
367 | ((pretoact_mclk & 0x0F) << 28)
368 | ((acttopre_mclk & 0x0F) << 24)
369 | ((acttorw_mclk & 0xF) << 20)
370 | ((caslat_ctrl & 0xF) << 16)
371 | ((refrec_ctrl & 0xF) << 12)
372 | ((wrrec_mclk & 0x0F) << 8)
373 | ((acttoact_mclk & 0x07) << 4)
374 | ((wrtord_mclk & 0x07) << 0)
376 debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
379 /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
380 static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
381 const memctl_options_t *popts,
382 const common_timing_params_t *common_dimm,
383 unsigned int cas_latency,
384 unsigned int additive_latency)
386 /* Additive latency */
387 unsigned char add_lat_mclk;
388 /* CAS-to-preamble override */
391 unsigned char wr_lat;
392 /* Read to precharge (tRTP) */
393 unsigned char rd_to_pre;
394 /* Write command to write data strobe timing adjustment */
395 unsigned char wr_data_delay;
396 /* Minimum CKE pulse width (tCKE) */
397 unsigned char cke_pls;
398 /* Window for four activates (tFAW) */
399 unsigned short four_act;
401 /* FIXME add check that this must be less than acttorw_mclk */
402 add_lat_mclk = additive_latency;
403 cpo = popts->cpo_override;
405 #if defined(CONFIG_FSL_DDR1)
407 * This is a lie. It should really be 1, but if it is
408 * set to 1, bits overlap into the old controller's
409 * otherwise unused ACSM field. If we leave it 0, then
410 * the HW will magically treat it as 1 for DDR 1. Oh Yea.
413 #elif defined(CONFIG_FSL_DDR2)
414 wr_lat = cas_latency - 1;
416 wr_lat = compute_cas_write_latency();
419 rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
421 * JEDEC has some min requirements for tRTP
423 #if defined(CONFIG_FSL_DDR2)
426 #elif defined(CONFIG_FSL_DDR3)
430 if (additive_latency)
431 rd_to_pre += additive_latency;
432 if (popts->OTF_burst_chop_en)
433 rd_to_pre += 2; /* according to UM */
435 wr_data_delay = popts->write_data_delay;
436 cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
437 four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
439 ddr->timing_cfg_2 = (0
440 | ((add_lat_mclk & 0xf) << 28)
441 | ((cpo & 0x1f) << 23)
442 | ((wr_lat & 0xf) << 19)
443 | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
444 | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
445 | ((cke_pls & 0x7) << 6)
446 | ((four_act & 0x3f) << 0)
448 debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
451 /* DDR SDRAM Register Control Word */
452 static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
453 const common_timing_params_t *common_dimm)
455 if (common_dimm->all_DIMMs_registered
456 && !common_dimm->all_DIMMs_unbuffered) {
457 ddr->ddr_sdram_rcw_1 =
458 common_dimm->rcw[0] << 28 | \
459 common_dimm->rcw[1] << 24 | \
460 common_dimm->rcw[2] << 20 | \
461 common_dimm->rcw[3] << 16 | \
462 common_dimm->rcw[4] << 12 | \
463 common_dimm->rcw[5] << 8 | \
464 common_dimm->rcw[6] << 4 | \
466 ddr->ddr_sdram_rcw_2 =
467 common_dimm->rcw[8] << 28 | \
468 common_dimm->rcw[9] << 24 | \
469 common_dimm->rcw[10] << 20 | \
470 common_dimm->rcw[11] << 16 | \
471 common_dimm->rcw[12] << 12 | \
472 common_dimm->rcw[13] << 8 | \
473 common_dimm->rcw[14] << 4 | \
474 common_dimm->rcw[15];
475 debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
476 debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
480 /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
481 static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
482 const memctl_options_t *popts,
483 const common_timing_params_t *common_dimm)
485 unsigned int mem_en; /* DDR SDRAM interface logic enable */
486 unsigned int sren; /* Self refresh enable (during sleep) */
487 unsigned int ecc_en; /* ECC enable. */
488 unsigned int rd_en; /* Registered DIMM enable */
489 unsigned int sdram_type; /* Type of SDRAM */
490 unsigned int dyn_pwr; /* Dynamic power management mode */
491 unsigned int dbw; /* DRAM dta bus width */
492 unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
493 unsigned int ncap = 0; /* Non-concurrent auto-precharge */
494 unsigned int threeT_en; /* Enable 3T timing */
495 unsigned int twoT_en; /* Enable 2T timing */
496 unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
497 unsigned int x32_en = 0; /* x32 enable */
498 unsigned int pchb8 = 0; /* precharge bit 8 enable */
499 unsigned int hse; /* Global half strength override */
500 unsigned int mem_halt = 0; /* memory controller halt */
501 unsigned int bi = 0; /* Bypass initialization */
504 sren = popts->self_refresh_in_sleep;
505 if (common_dimm->all_DIMMs_ECC_capable) {
506 /* Allow setting of ECC only if all DIMMs are ECC. */
507 ecc_en = popts->ECC_mode;
512 rd_en = (common_dimm->all_DIMMs_registered
513 && !common_dimm->all_DIMMs_unbuffered);
515 sdram_type = CONFIG_FSL_SDRAM_TYPE;
517 dyn_pwr = popts->dynamic_power;
518 dbw = popts->data_bus_width;
519 /* 8-beat burst enable DDR-III case
520 * we must clear it when use the on-the-fly mode,
521 * must set it when use the 32-bits bus mode.
523 if (sdram_type == SDRAM_TYPE_DDR3) {
524 if (popts->burst_length == DDR_BL8)
526 if (popts->burst_length == DDR_OTF)
532 threeT_en = popts->threeT_en;
533 twoT_en = popts->twoT_en;
534 ba_intlv_ctl = popts->ba_intlv_ctl;
535 hse = popts->half_strength_driver_enable;
537 ddr->ddr_sdram_cfg = (0
538 | ((mem_en & 0x1) << 31)
539 | ((sren & 0x1) << 30)
540 | ((ecc_en & 0x1) << 29)
541 | ((rd_en & 0x1) << 28)
542 | ((sdram_type & 0x7) << 24)
543 | ((dyn_pwr & 0x1) << 21)
544 | ((dbw & 0x3) << 19)
545 | ((eight_be & 0x1) << 18)
546 | ((ncap & 0x1) << 17)
547 | ((threeT_en & 0x1) << 16)
548 | ((twoT_en & 0x1) << 15)
549 | ((ba_intlv_ctl & 0x7F) << 8)
550 | ((x32_en & 0x1) << 5)
551 | ((pchb8 & 0x1) << 4)
553 | ((mem_halt & 0x1) << 1)
556 debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
559 /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
560 static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
561 const memctl_options_t *popts)
563 unsigned int frc_sr = 0; /* Force self refresh */
564 unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
565 unsigned int dll_rst_dis; /* DLL reset disable */
566 unsigned int dqs_cfg; /* DQS configuration */
567 unsigned int odt_cfg; /* ODT configuration */
568 unsigned int num_pr; /* Number of posted refreshes */
569 unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
570 unsigned int ap_en; /* Address Parity Enable */
571 unsigned int d_init; /* DRAM data initialization */
572 unsigned int rcw_en = 0; /* Register Control Word Enable */
573 unsigned int md_en = 0; /* Mirrored DIMM Enable */
574 unsigned int qd_en = 0; /* quad-rank DIMM Enable */
576 dll_rst_dis = 1; /* Make this configurable */
577 dqs_cfg = popts->DQS_config;
578 if (popts->cs_local_opts[0].odt_rd_cfg
579 || popts->cs_local_opts[0].odt_wr_cfg) {
586 num_pr = 1; /* Make this configurable */
590 * {TIMING_CFG_1[PRETOACT]
591 * + [DDR_SDRAM_CFG_2[NUM_PR]
592 * * ({EXT_REFREC || REFREC} + 8 + 2)]}
593 * << DDR_SDRAM_INTERVAL[REFINT]
595 #if defined(CONFIG_FSL_DDR3)
596 obc_cfg = popts->OTF_burst_chop_en;
601 ap_en = 0; /* Make this configurable? */
603 #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
604 /* Use the DDR controller to auto initialize memory. */
606 ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
607 debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
609 /* Memory will be initialized via DMA, or not at all. */
613 #if defined(CONFIG_FSL_DDR3)
614 md_en = popts->mirrored_dimm;
616 rcw_en = popts->registered_dimm_en;
617 qd_en = popts->quad_rank_present ? 1 : 0;
618 ddr->ddr_sdram_cfg_2 = (0
619 | ((frc_sr & 0x1) << 31)
620 | ((sr_ie & 0x1) << 30)
621 | ((dll_rst_dis & 0x1) << 29)
622 | ((dqs_cfg & 0x3) << 26)
623 | ((odt_cfg & 0x3) << 21)
624 | ((num_pr & 0xf) << 12)
626 | ((obc_cfg & 0x1) << 6)
627 | ((ap_en & 0x1) << 5)
628 | ((d_init & 0x1) << 4)
629 | ((rcw_en & 0x1) << 2)
630 | ((md_en & 0x1) << 0)
632 debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
635 /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
636 static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
637 const memctl_options_t *popts)
639 unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
640 unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
642 #if defined(CONFIG_FSL_DDR3)
643 unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
644 unsigned int srt = 0; /* self-refresh temerature, normal range */
645 unsigned int asr = 0; /* auto self-refresh disable */
646 unsigned int cwl = compute_cas_write_latency() - 5;
647 unsigned int pasr = 0; /* partial array self refresh disable */
649 if (popts->rtt_override)
650 rtt_wr = popts->rtt_wr_override_value;
653 | ((rtt_wr & 0x3) << 9)
657 | ((pasr & 0x7) << 0));
659 ddr->ddr_sdram_mode_2 = (0
660 | ((esdmode2 & 0xFFFF) << 16)
661 | ((esdmode3 & 0xFFFF) << 0)
663 debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
666 /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
667 static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
668 const memctl_options_t *popts,
669 const common_timing_params_t *common_dimm)
671 unsigned int refint; /* Refresh interval */
672 unsigned int bstopre; /* Precharge interval */
674 refint = picos_to_mclk(common_dimm->refresh_rate_ps);
676 bstopre = popts->bstopre;
678 /* refint field used 0x3FFF in earlier controllers */
679 ddr->ddr_sdram_interval = (0
680 | ((refint & 0xFFFF) << 16)
681 | ((bstopre & 0x3FFF) << 0)
683 debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
686 #if defined(CONFIG_FSL_DDR3)
687 /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
688 static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
689 const memctl_options_t *popts,
690 const common_timing_params_t *common_dimm,
691 unsigned int cas_latency,
692 unsigned int additive_latency)
694 unsigned short esdmode; /* Extended SDRAM mode */
695 unsigned short sdmode; /* SDRAM mode */
697 /* Mode Register - MR1 */
698 unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
699 unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
701 unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
702 unsigned int al = 0; /* Posted CAS# additive latency (AL) */
703 unsigned int dic = 1; /* Output driver impedance, 34ohm */
704 unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
705 1=Disable (Test/Debug) */
707 /* Mode Register - MR0 */
708 unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
709 unsigned int wr; /* Write Recovery */
710 unsigned int dll_rst; /* DLL Reset */
711 unsigned int mode; /* Normal=0 or Test=1 */
712 unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
713 /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
715 unsigned int bl; /* BL: Burst Length */
717 unsigned int wr_mclk;
719 const unsigned int mclk_ps = get_memory_clk_period_ps();
721 rtt = fsl_ddr_get_rtt();
722 if (popts->rtt_override)
723 rtt = popts->rtt_override_value;
725 if (additive_latency == (cas_latency - 1))
727 if (additive_latency == (cas_latency - 2))
731 * The esdmode value will also be used for writing
732 * MR1 during write leveling for DDR3, although the
733 * bits specifically related to the write leveling
734 * scheme will be handled automatically by the DDR
735 * controller. so we set the wrlvl_en = 0 here.
738 | ((qoff & 0x1) << 12)
739 | ((tdqs_en & 0x1) << 11)
740 | ((rtt & 0x4) << 7) /* rtt field is split */
741 | ((wrlvl_en & 0x1) << 7)
742 | ((rtt & 0x2) << 5) /* rtt field is split */
743 | ((dic & 0x2) << 4) /* DIC field is split */
745 | ((rtt & 0x1) << 2) /* rtt field is split */
746 | ((dic & 0x1) << 1) /* DIC field is split */
747 | ((dll_en & 0x1) << 0)
751 * DLL control for precharge PD
752 * 0=slow exit DLL off (tXPDLL)
753 * 1=fast exit DLL on (tXP)
756 wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
759 else if (wr_mclk >= 9)
763 dll_rst = 0; /* dll no reset */
764 mode = 0; /* normal mode */
766 /* look up table to get the cas latency bits */
767 if (cas_latency >= 5 && cas_latency <= 11) {
768 unsigned char cas_latency_table[7] = {
777 caslat = cas_latency_table[cas_latency - 5];
779 bt = 0; /* Nibble sequential */
781 switch (popts->burst_length) {
792 printf("Error: invalid burst length of %u specified. "
793 " Defaulting to on-the-fly BC4 or BL8 beats.\n",
794 popts->burst_length);
800 | ((dll_on & 0x1) << 12)
802 | ((dll_rst & 0x1) << 8)
803 | ((mode & 0x1) << 7)
804 | (((caslat >> 1) & 0x7) << 4)
809 ddr->ddr_sdram_mode = (0
810 | ((esdmode & 0xFFFF) << 16)
811 | ((sdmode & 0xFFFF) << 0)
814 debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
817 #else /* !CONFIG_FSL_DDR3 */
819 /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
820 static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
821 const memctl_options_t *popts,
822 const common_timing_params_t *common_dimm,
823 unsigned int cas_latency,
824 unsigned int additive_latency)
826 unsigned short esdmode; /* Extended SDRAM mode */
827 unsigned short sdmode; /* SDRAM mode */
830 * FIXME: This ought to be pre-calculated in a
831 * technology-specific routine,
832 * e.g. compute_DDR2_mode_register(), and then the
833 * sdmode and esdmode passed in as part of common_dimm.
836 /* Extended Mode Register */
837 unsigned int mrs = 0; /* Mode Register Set */
838 unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
839 unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
840 unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
841 unsigned int ocd = 0; /* 0x0=OCD not supported,
842 0x7=OCD default state */
844 unsigned int al; /* Posted CAS# additive latency (AL) */
845 unsigned int ods = 0; /* Output Drive Strength:
846 0 = Full strength (18ohm)
847 1 = Reduced strength (4ohm) */
848 unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
849 1=Disable (Test/Debug) */
851 /* Mode Register (MR) */
852 unsigned int mr; /* Mode Register Definition */
853 unsigned int pd; /* Power-Down Mode */
854 unsigned int wr; /* Write Recovery */
855 unsigned int dll_res; /* DLL Reset */
856 unsigned int mode; /* Normal=0 or Test=1 */
857 unsigned int caslat = 0;/* CAS# latency */
858 /* BT: Burst Type (0=Sequential, 1=Interleaved) */
860 unsigned int bl; /* BL: Burst Length */
862 #if defined(CONFIG_FSL_DDR2)
863 const unsigned int mclk_ps = get_memory_clk_period_ps();
866 rtt = fsl_ddr_get_rtt();
868 al = additive_latency;
871 | ((mrs & 0x3) << 14)
872 | ((outputs & 0x1) << 12)
873 | ((rdqs_en & 0x1) << 11)
874 | ((dqs_en & 0x1) << 10)
876 | ((rtt & 0x2) << 5) /* rtt field is split */
878 | ((rtt & 0x1) << 2) /* rtt field is split */
880 | ((dll_en & 0x1) << 0)
883 mr = 0; /* FIXME: CHECKME */
886 * 0 = Fast Exit (Normal)
887 * 1 = Slow Exit (Low Power)
891 #if defined(CONFIG_FSL_DDR1)
892 wr = 0; /* Historical */
893 #elif defined(CONFIG_FSL_DDR2)
894 wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
899 #if defined(CONFIG_FSL_DDR1)
900 if (1 <= cas_latency && cas_latency <= 4) {
901 unsigned char mode_caslat_table[4] = {
902 0x5, /* 1.5 clocks */
903 0x2, /* 2.0 clocks */
904 0x6, /* 2.5 clocks */
907 caslat = mode_caslat_table[cas_latency - 1];
909 printf("Warning: unknown cas_latency %d\n", cas_latency);
911 #elif defined(CONFIG_FSL_DDR2)
912 caslat = cas_latency;
916 switch (popts->burst_length) {
924 printf("Error: invalid burst length of %u specified. "
925 " Defaulting to 4 beats.\n",
926 popts->burst_length);
935 | ((dll_res & 0x1) << 8)
936 | ((mode & 0x1) << 7)
937 | ((caslat & 0x7) << 4)
942 ddr->ddr_sdram_mode = (0
943 | ((esdmode & 0xFFFF) << 16)
944 | ((sdmode & 0xFFFF) << 0)
946 debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
950 /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
951 static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
953 unsigned int init_value; /* Initialization value */
955 init_value = 0xDEADBEEF;
956 ddr->ddr_data_init = init_value;
960 * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
961 * The old controller on the 8540/60 doesn't have this register.
962 * Hope it's OK to set it (to 0) anyway.
964 static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
965 const memctl_options_t *popts)
967 unsigned int clk_adjust; /* Clock adjust */
969 clk_adjust = popts->clk_adjust;
970 ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
971 debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
974 /* DDR Initialization Address (DDR_INIT_ADDR) */
975 static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
977 unsigned int init_addr = 0; /* Initialization address */
979 ddr->ddr_init_addr = init_addr;
982 /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
983 static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
985 unsigned int uia = 0; /* Use initialization address */
986 unsigned int init_ext_addr = 0; /* Initialization address */
988 ddr->ddr_init_ext_addr = (0
989 | ((uia & 0x1) << 31)
990 | (init_ext_addr & 0xF)
994 /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
995 static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
996 const memctl_options_t *popts)
998 unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
999 unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
1000 unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
1001 unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
1002 unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
1004 #if defined(CONFIG_FSL_DDR3)
1005 if (popts->burst_length == DDR_BL8) {
1006 /* We set BL/2 for fixed BL8 */
1007 rrt = 0; /* BL/2 clocks */
1008 wwt = 0; /* BL/2 clocks */
1010 /* We need to set BL/2 + 2 to BC4 and OTF */
1011 rrt = 2; /* BL/2 + 2 clocks */
1012 wwt = 2; /* BL/2 + 2 clocks */
1014 dll_lock = 1; /* tDLLK = 512 clocks from spec */
1016 ddr->timing_cfg_4 = (0
1017 | ((rwt & 0xf) << 28)
1018 | ((wrt & 0xf) << 24)
1019 | ((rrt & 0xf) << 20)
1020 | ((wwt & 0xf) << 16)
1023 debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
1026 /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
1027 static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr)
1029 unsigned int rodt_on = 0; /* Read to ODT on */
1030 unsigned int rodt_off = 0; /* Read to ODT off */
1031 unsigned int wodt_on = 0; /* Write to ODT on */
1032 unsigned int wodt_off = 0; /* Write to ODT off */
1034 #if defined(CONFIG_FSL_DDR3)
1035 rodt_on = 2; /* 2 clocks */
1036 rodt_off = 4; /* 4 clocks */
1037 wodt_on = 1; /* 1 clocks */
1038 wodt_off = 4; /* 4 clocks */
1041 ddr->timing_cfg_5 = (0
1042 | ((rodt_on & 0x1f) << 24)
1043 | ((rodt_off & 0x7) << 20)
1044 | ((wodt_on & 0x1f) << 12)
1045 | ((wodt_off & 0x7) << 8)
1047 debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
1050 /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
1051 static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
1053 unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
1054 /* Normal Operation Full Calibration Time (tZQoper) */
1055 unsigned int zqoper = 0;
1056 /* Normal Operation Short Calibration Time (tZQCS) */
1057 unsigned int zqcs = 0;
1060 zqinit = 9; /* 512 clocks */
1061 zqoper = 8; /* 256 clocks */
1062 zqcs = 6; /* 64 clocks */
1065 ddr->ddr_zq_cntl = (0
1066 | ((zq_en & 0x1) << 31)
1067 | ((zqinit & 0xF) << 24)
1068 | ((zqoper & 0xF) << 16)
1069 | ((zqcs & 0xF) << 8)
1073 /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
1074 static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
1075 const memctl_options_t *popts)
1078 * First DQS pulse rising edge after margining mode
1079 * is programmed (tWL_MRD)
1081 unsigned int wrlvl_mrd = 0;
1082 /* ODT delay after margining mode is programmed (tWL_ODTEN) */
1083 unsigned int wrlvl_odten = 0;
1084 /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
1085 unsigned int wrlvl_dqsen = 0;
1086 /* WRLVL_SMPL: Write leveling sample time */
1087 unsigned int wrlvl_smpl = 0;
1088 /* WRLVL_WLR: Write leveling repeition time */
1089 unsigned int wrlvl_wlr = 0;
1090 /* WRLVL_START: Write leveling start time */
1091 unsigned int wrlvl_start = 0;
1093 /* suggest enable write leveling for DDR3 due to fly-by topology */
1095 /* tWL_MRD min = 40 nCK, we set it 64 */
1099 /* tWL_DQSEN min = 25 nCK, we set it 32 */
1102 * Write leveling sample time at least need 6 clocks
1103 * higher than tWLO to allow enough time for progagation
1104 * delay and sampling the prime data bits.
1108 * Write leveling repetition time
1109 * at least tWLO + 6 clocks clocks
1114 * Write leveling start time
1115 * The value use for the DQS_ADJUST for the first sample
1116 * when write leveling is enabled.
1120 * Override the write leveling sample and start time
1121 * according to specific board
1123 if (popts->wrlvl_override) {
1124 wrlvl_smpl = popts->wrlvl_sample;
1125 wrlvl_start = popts->wrlvl_start;
1129 ddr->ddr_wrlvl_cntl = (0
1130 | ((wrlvl_en & 0x1) << 31)
1131 | ((wrlvl_mrd & 0x7) << 24)
1132 | ((wrlvl_odten & 0x7) << 20)
1133 | ((wrlvl_dqsen & 0x7) << 16)
1134 | ((wrlvl_smpl & 0xf) << 12)
1135 | ((wrlvl_wlr & 0x7) << 8)
1136 | ((wrlvl_start & 0x1F) << 0)
1140 /* DDR Self Refresh Counter (DDR_SR_CNTR) */
1141 static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
1143 /* Self Refresh Idle Threshold */
1144 ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
1147 static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
1149 if (popts->addr_hash) {
1150 ddr->ddr_eor = 0x40000000; /* address hash enable */
1151 puts("Addess hashing enabled.\n");
1156 check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
1158 unsigned int res = 0;
1161 * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
1162 * not set at the same time.
1164 if (ddr->ddr_sdram_cfg & 0x10000000
1165 && ddr->ddr_sdram_cfg & 0x00008000) {
1166 printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
1167 " should not be set at the same time.\n");
1175 compute_fsl_memctl_config_regs(const memctl_options_t *popts,
1176 fsl_ddr_cfg_regs_t *ddr,
1177 const common_timing_params_t *common_dimm,
1178 const dimm_params_t *dimm_params,
1179 unsigned int dbw_cap_adj)
1182 unsigned int cas_latency;
1183 unsigned int additive_latency;
1186 unsigned int wrlvl_en;
1188 memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
1190 if (common_dimm == NULL) {
1191 printf("Error: subset DIMM params struct null pointer\n");
1196 * Process overrides first.
1198 * FIXME: somehow add dereated caslat to this
1200 cas_latency = (popts->cas_latency_override)
1201 ? popts->cas_latency_override_value
1202 : common_dimm->lowest_common_SPD_caslat;
1204 additive_latency = (popts->additive_latency_override)
1205 ? popts->additive_latency_override_value
1206 : common_dimm->additive_latency;
1208 sr_it = (popts->auto_self_refresh_en)
1211 /* ZQ calibration */
1212 zq_en = (popts->zq_en) ? 1 : 0;
1213 /* write leveling */
1214 wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
1216 /* Chip Select Memory Bounds (CSn_BNDS) */
1217 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
1218 unsigned long long ea = 0, sa = 0;
1219 unsigned int cs_per_dimm
1220 = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
1221 unsigned int dimm_number
1223 unsigned long long rank_density
1224 = dimm_params[dimm_number].rank_density;
1226 if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
1227 ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
1228 ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
1230 * Don't set up boundaries for unused CS
1231 * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
1232 * cs2 for cs0_cs1_cs2_cs3
1233 * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
1234 * But we need to set the ODT_RD_CFG and
1235 * ODT_WR_CFG for CS1_CONFIG here.
1237 set_csn_config(dimm_number, i, ddr, popts, dimm_params);
1240 if (dimm_params[dimm_number].n_ranks == 0) {
1241 debug("Skipping setup of CS%u "
1242 "because n_ranks on DIMM %u is 0\n", i, dimm_number);
1245 if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
1247 * This works superbank 2CS
1248 * There are 2 or more memory controllers configured
1249 * identically, memory is interleaved between them,
1250 * and each controller uses rank interleaving within
1251 * itself. Therefore the starting and ending address
1252 * on each controller is twice the amount present on
1255 unsigned long long ctlr_density = 0;
1256 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
1257 case FSL_DDR_CS0_CS1:
1258 case FSL_DDR_CS0_CS1_AND_CS2_CS3:
1259 ctlr_density = dimm_params[0].rank_density * 2;
1261 case FSL_DDR_CS2_CS3:
1262 ctlr_density = dimm_params[0].rank_density;
1264 case FSL_DDR_CS0_CS1_CS2_CS3:
1266 * The four CS interleaving should have been verified by
1267 * populate_memctl_options()
1269 ctlr_density = dimm_params[0].rank_density * 4;
1274 ea = (CONFIG_NUM_DDR_CONTROLLERS *
1275 (ctlr_density >> dbw_cap_adj)) - 1;
1277 else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
1279 * If memory interleaving between controllers is NOT
1280 * enabled, the starting address for each memory
1281 * controller is distinct. However, because rank
1282 * interleaving is enabled, the starting and ending
1283 * addresses of the total memory on that memory
1284 * controller needs to be programmed into its
1285 * respective CS0_BNDS.
1287 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
1288 case FSL_DDR_CS0_CS1_CS2_CS3:
1289 /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
1292 sa = common_dimm->base_address;
1293 ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
1295 case FSL_DDR_CS0_CS1_AND_CS2_CS3:
1296 /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
1297 * and CS2_CNDS need to be set.
1299 if ((i == 2) && (dimm_number == 0)) {
1300 sa = dimm_params[dimm_number].base_address +
1301 2 * (rank_density >> dbw_cap_adj);
1302 ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
1304 sa = dimm_params[dimm_number].base_address;
1305 ea = sa + (2 * (rank_density >>
1309 case FSL_DDR_CS0_CS1:
1310 /* CS0+CS1 interleaving, CS0_CNDS needs
1313 if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
1314 sa = dimm_params[dimm_number].base_address;
1315 ea = sa + (rank_density >> dbw_cap_adj) - 1;
1316 sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
1317 ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
1323 ea += (rank_density >> dbw_cap_adj);
1325 case FSL_DDR_CS2_CS3:
1326 /* CS2+CS3 interleaving*/
1327 if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
1328 sa = dimm_params[dimm_number].base_address;
1329 ea = sa + (rank_density >> dbw_cap_adj) - 1;
1330 sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
1331 ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
1337 ea += (rank_density >> dbw_cap_adj);
1339 default: /* No bank(chip-select) interleaving */
1343 else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
1345 * Only the rank on CS0 of each memory controller may
1346 * be used if memory controller interleaving is used
1347 * without rank interleaving within each memory
1348 * controller. However, the ending address programmed
1349 * into each CS0 must be the sum of the amount of
1350 * memory in the two CS0 ranks.
1353 ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
1357 else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
1359 * No rank interleaving and no memory controller
1362 sa = dimm_params[dimm_number].base_address;
1363 ea = sa + (rank_density >> dbw_cap_adj) - 1;
1364 if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
1365 sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
1366 ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
1376 ddr->cs[i].bnds = (0
1377 | ((sa & 0xFFF) << 16) /* starting address MSB */
1378 | ((ea & 0xFFF) << 0) /* ending address MSB */
1381 debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
1382 set_csn_config(dimm_number, i, ddr, popts, dimm_params);
1383 set_csn_config_2(i, ddr);
1386 set_ddr_eor(ddr, popts);
1388 #if !defined(CONFIG_FSL_DDR1)
1389 set_timing_cfg_0(ddr);
1392 set_timing_cfg_3(ddr, common_dimm, cas_latency);
1393 set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
1394 set_timing_cfg_2(ddr, popts, common_dimm,
1395 cas_latency, additive_latency);
1397 set_ddr_sdram_cfg(ddr, popts, common_dimm);
1399 set_ddr_sdram_cfg_2(ddr, popts);
1400 set_ddr_sdram_mode(ddr, popts, common_dimm,
1401 cas_latency, additive_latency);
1402 set_ddr_sdram_mode_2(ddr, popts);
1403 set_ddr_sdram_interval(ddr, popts, common_dimm);
1404 set_ddr_data_init(ddr);
1405 set_ddr_sdram_clk_cntl(ddr, popts);
1406 set_ddr_init_addr(ddr);
1407 set_ddr_init_ext_addr(ddr);
1408 set_timing_cfg_4(ddr, popts);
1409 set_timing_cfg_5(ddr);
1411 set_ddr_zq_cntl(ddr, zq_en);
1412 set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
1414 set_ddr_sr_cntr(ddr, sr_it);
1416 set_ddr_sdram_rcw(ddr, common_dimm);
1418 return check_fsl_memctl_config_regs(ddr);