2 * Copyright (c) 2011 The Chromium OS Authors.
3 * (C) Copyright 2008,2009
4 * Graeme Russ, <graeme.russ@gmail.com>
7 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
9 * SPDX-License-Identifier: GPL-2.0+
16 DECLARE_GLOBAL_DATA_PTR;
18 static void config_pci_bridge(struct pci_controller *hose, pci_dev_t dev,
19 struct pci_config_table *table)
22 hose->read_byte(hose, dev, PCI_SECONDARY_BUS, &secondary);
23 hose->last_busno = max(hose->last_busno, (int)secondary);
24 pci_hose_scan_bus(hose, secondary);
27 static struct pci_config_table pci_coreboot_config_table[] = {
28 /* vendor, device, class, bus, dev, func */
29 { PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_BRIDGE_PCI,
30 PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, &config_pci_bridge },
34 void board_pci_setup_hose(struct pci_controller *hose)
36 hose->config_table = pci_coreboot_config_table;
37 hose->first_busno = 0;
40 /* PCI memory space */
41 pci_set_region(hose->regions + 0,
48 pci_set_region(hose->regions + 1,
54 pci_set_region(hose->regions + 2,
60 pci_set_region(hose->regions + 3,
64 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
66 hose->region_count = 4;