2 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
4 * SPDX-License-Identifier: GPL-2.0+
9 #include <dt-bindings/interrupt-router/intel-irq.h>
11 /include/ "skeleton.dtsi"
12 /include/ "serial.dtsi"
13 /include/ "keyboard.dtsi"
17 model = "Intel Crown Bay";
18 compatible = "intel,crownbay", "intel,queensbay";
34 compatible = "cpu-x86";
41 compatible = "cpu-x86";
49 compatible = "intel,ich6-gpio";
56 compatible = "intel,ich6-gpio";
64 * By default the legacy superio serial port is used as the
65 * U-Boot serial console. If we want to use UART from Topcliff
66 * PCH as the console, change this property to &pciuart#.
68 * For example, stdout-path = &pciuart0 will use the first
69 * UART on Topcliff PCH.
71 stdout-path = "/serial";
77 compatible = "intel,ich-spi";
80 compatible = "sst,25vf016b", "spi-flash";
81 memory-map = <0xffe00000 0x00200000>;
87 #include "microcode/m0220661105_cv.dtsi"
94 compatible = "pci-x86";
96 ranges = <0x02000000 0x0 0x40000000 0x40000000 0 0x80000000
97 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
98 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
101 #address-cells = <3>;
103 compatible = "pci-bridge";
105 reg = <0x0000b800 0x0 0x0 0x0 0x0>;
108 #address-cells = <3>;
110 compatible = "pci-bridge";
112 reg = <0x00010000 0x0 0x0 0x0 0x0>;
115 compatible = "pci8086,8811.00",
121 reg = <0x00025100 0x0 0x0 0x0 0x0
122 0x01025110 0x0 0x0 0x0 0x0>;
124 clock-frequency = <1843200>;
125 current-speed = <115200>;
129 compatible = "pci8086,8812.00",
135 reg = <0x00025200 0x0 0x0 0x0 0x0
136 0x01025210 0x0 0x0 0x0 0x0>;
138 clock-frequency = <1843200>;
139 current-speed = <115200>;
143 compatible = "pci8086,8813.00",
149 reg = <0x00025300 0x0 0x0 0x0 0x0
150 0x01025310 0x0 0x0 0x0 0x0>;
152 clock-frequency = <1843200>;
153 current-speed = <115200>;
157 compatible = "pci8086,8814.00",
163 reg = <0x00025400 0x0 0x0 0x0 0x0
164 0x01025410 0x0 0x0 0x0 0x0>;
166 clock-frequency = <1843200>;
167 current-speed = <115200>;
173 reg = <0x0000f800 0 0 0 0>;
174 compatible = "intel,irq-router";
175 intel,pirq-config = "pci";
176 intel,pirq-link = <0x60 8>;
177 intel,pirq-mask = <0xcee0>;
178 intel,pirq-routing = <
179 /* TunnelCreek PCI devices */
180 PCI_BDF(0, 2, 0) INTA PIRQE
181 PCI_BDF(0, 3, 0) INTA PIRQF
182 PCI_BDF(0, 23, 0) INTA PIRQA
183 PCI_BDF(0, 23, 0) INTB PIRQB
184 PCI_BDF(0, 23, 0) INTC PIRQC
185 PCI_BDF(0, 23, 0) INTD PIRQD
186 PCI_BDF(0, 24, 0) INTA PIRQB
187 PCI_BDF(0, 24, 0) INTB PIRQC
188 PCI_BDF(0, 24, 0) INTC PIRQD
189 PCI_BDF(0, 24, 0) INTD PIRQA
190 PCI_BDF(0, 25, 0) INTA PIRQC
191 PCI_BDF(0, 25, 0) INTB PIRQD
192 PCI_BDF(0, 25, 0) INTC PIRQA
193 PCI_BDF(0, 25, 0) INTD PIRQB
194 PCI_BDF(0, 26, 0) INTA PIRQD
195 PCI_BDF(0, 26, 0) INTB PIRQA
196 PCI_BDF(0, 26, 0) INTC PIRQB
197 PCI_BDF(0, 26, 0) INTD PIRQC
198 PCI_BDF(0, 27, 0) INTA PIRQG
200 * Topcliff PCI devices
202 * Note on the Crown Bay board, Topcliff chipset
203 * is connected to TunnelCreek PCIe port 0, so
204 * its bus number is 1 for its PCIe port and 2
205 * for its PCI devices per U-Boot current PCI
206 * bus enumeration algorithm.
208 PCI_BDF(1, 0, 0) INTA PIRQA
209 PCI_BDF(2, 0, 1) INTA PIRQA
210 PCI_BDF(2, 0, 2) INTA PIRQA
211 PCI_BDF(2, 2, 0) INTB PIRQD
212 PCI_BDF(2, 2, 1) INTB PIRQD
213 PCI_BDF(2, 2, 2) INTB PIRQD
214 PCI_BDF(2, 2, 3) INTB PIRQD
215 PCI_BDF(2, 2, 4) INTB PIRQD
216 PCI_BDF(2, 4, 0) INTC PIRQC
217 PCI_BDF(2, 4, 1) INTC PIRQC
218 PCI_BDF(2, 6, 0) INTD PIRQB
219 PCI_BDF(2, 8, 0) INTA PIRQA
220 PCI_BDF(2, 8, 1) INTA PIRQA
221 PCI_BDF(2, 8, 2) INTA PIRQA
222 PCI_BDF(2, 8, 3) INTA PIRQA
223 PCI_BDF(2, 10, 0) INTB PIRQD
224 PCI_BDF(2, 10, 1) INTB PIRQD
225 PCI_BDF(2, 10, 2) INTB PIRQD
226 PCI_BDF(2, 10, 3) INTB PIRQD
227 PCI_BDF(2, 10, 4) INTB PIRQD
228 PCI_BDF(2, 12, 0) INTC PIRQC
229 PCI_BDF(2, 12, 1) INTC PIRQC
230 PCI_BDF(2, 12, 2) INTC PIRQC
231 PCI_BDF(2, 12, 3) INTC PIRQC
232 PCI_BDF(2, 12, 4) INTC PIRQC