3 * eInfochips Ltd. <www.einfochips.com>
4 * Written-by: Ajay Bhargav <ajay.bhargav@einfochips.com>
8 * Marvell Semiconductor <www.marvell.com>
9 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
10 * Contributor: Mahavir Jain <mjain@marvell.com>
12 * SPDX-License-Identifier: GPL-2.0+
17 #include <asm/arch/cpu.h>
18 #include <asm/arch/mfp.h>
19 #include <asm/arch/armada100.h>
23 #ifdef CONFIG_ARMADA100_FEC
26 #endif /* CONFIG_ARMADA100_FEC */
28 DECLARE_GLOBAL_DATA_PTR;
30 int board_early_init_f(void)
37 /* Enable Console on UART3 */
41 /* Ethernet PHY Interface */
66 MFP_EOC /*End of configuration*/
75 struct armd1apb2_registers *apb2_regs =
76 (struct armd1apb2_registers *)ARMD1_APBC2_BASE;
78 /* arch number of Board */
79 gd->bd->bi_arch_number = MACH_TYPE_SHEEVAD;
80 /* adress of boot parameters */
81 gd->bd->bi_boot_params = armd1_sdram_base(0) + 0x100;
83 gpio_direction_output(CONFIG_SYS_GPIO_PHY_RST, GPIO_LOW);
85 /* Deassert PHY_RST# */
86 gpio_set_value(CONFIG_SYS_GPIO_PHY_RST, GPIO_HIGH);
88 /* Enable SSP2 clock */
89 writel(SSP2_APBCLK | SSP2_FNCLK, &apb2_regs->ssp2_clkrst);
93 #ifdef CONFIG_ARMADA100_FEC
94 int board_eth_init(bd_t *bis)
96 struct armd1apmu_registers *apmu_regs =
97 (struct armd1apmu_registers *)ARMD1_APMU_BASE;
99 /* Enable clock of ethernet controller */
100 writel(FE_CLK_RST | FE_CLK_ENA, &apmu_regs->fecrc);
102 return armada100_fec_register(ARMD1_FEC_BASE);
105 #ifdef CONFIG_RESET_PHY_R
106 /* Configure and initialize PHY chip 88E3015 */
110 const char *name = "armd-fec0";
112 if (miiphy_set_current_dev(name))
115 /* command to read PHY dev address */
116 if (miiphy_read(name, 0xff, 0xff, &phy_adr)) {
117 printf("Err..%s could not read PHY dev address\n", __func__);
121 /* Set Ethernet LED in TX blink mode */
122 miiphy_write(name, phy_adr, PHY_LED_MAN_REG, 0x00);
123 miiphy_write(name, phy_adr, PHY_LED_PAR_SEL_REG, PHY_LED_VAL);
126 miiphy_reset(name, phy_adr);
127 debug("88E3015 Initialized on %s\n", name);
129 #endif /* CONFIG_RESET_PHY_R */
130 #endif /* CONFIG_ARMADA100_FEC */