3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 #include <asm/arch/AT91RM9200.h>
27 #include <at91rm9200_net.h>
30 DECLARE_GLOBAL_DATA_PTR;
32 /* ------------------------------------------------------------------------- */
34 * Miscelaneous platform dependent initialisations
42 /* Correct IRDA resistor problem */
43 /* Set PA23_TXD in Output */
44 ((AT91PS_PIO) AT91C_BASE_PIOA)->PIO_OER = AT91C_PA23_TXD2;
46 /* memory and cpu-speed are setup before relocation */
47 /* so we do _nothing_ here */
49 /* arch number of AT91RM9200DK-Board */
50 gd->bd->bi_arch_number = MACH_TYPE_AT91RM9200;
51 /* adress of boot parameters */
52 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
59 gd->bd->bi_dram[0].start = PHYS_SDRAM;
60 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
64 #ifdef CONFIG_DRIVER_ETHER
65 #if (CONFIG_COMMANDS & CFG_CMD_NET)
69 * at91rm9200_GetPhyInterface
71 * Initialise the interface functions to the PHY
77 void at91rm9200_GetPhyInterface(AT91PS_PhyOps p_phyops)
79 p_phyops->Init = dm9161_InitPhy;
80 p_phyops->IsPhyConnected = dm9161_IsPhyConnected;
81 p_phyops->GetLinkSpeed = dm9161_GetLinkSpeed;
82 p_phyops->AutoNegotiate = dm9161_AutoNegotiate;
85 #endif /* CONFIG_COMMANDS & CFG_CMD_NET */
86 #endif /* CONFIG_DRIVER_ETHER */
89 * Disk On Chip (NAND) Millenium initialization.
90 * The NAND lives in the CS2* space
92 #if (CONFIG_COMMANDS & CFG_CMD_NAND)
93 extern ulong nand_probe (ulong physadr);
95 #define AT91_SMARTMEDIA_BASE 0x40000000 /* physical address to access memory on NCS3 */
98 /* Setup Smart Media, fitst enable the address range of CS3 */
99 *AT91C_EBI_CSA |= AT91C_EBI_CS3A_SMC_SmartMedia;
100 /* set the bus interface characteristics based on
101 tDS Data Set up Time 30 - ns
102 tDH Data Hold Time 20 - ns
103 tALS ALE Set up Time 20 - ns
104 16ns at 60 MHz ~= 3 */
105 /*memory mapping structures */
106 #define SM_ID_RWH (5 << 28)
107 #define SM_RWH (1 << 28)
108 #define SM_RWS (0 << 24)
109 #define SM_TDF (1 << 8)
111 AT91C_BASE_SMC2->SMC2_CSR[3] = (SM_RWH | SM_RWS |
112 AT91C_SMC2_ACSS_STANDARD | AT91C_SMC2_DBW_8 |
113 SM_TDF | AT91C_SMC2_WSEN | SM_NWS);
115 /* enable the SMOE line PC0=SMCE, A21=CLE, A22=ALE */
116 *AT91C_PIOC_ASR = AT91C_PC0_BFCK | AT91C_PC1_BFRDY_SMOE |
117 AT91C_PC3_BFBAA_SMWE;
118 *AT91C_PIOC_PDR = AT91C_PC0_BFCK | AT91C_PC1_BFRDY_SMOE |
119 AT91C_PC3_BFBAA_SMWE;
121 /* Configure PC2 as input (signal READY of the SmartMedia) */
122 *AT91C_PIOC_PER = AT91C_PC2_BFAVD; /* enable direct output enable */
123 *AT91C_PIOC_ODR = AT91C_PC2_BFAVD; /* disable output */
125 /* Configure PB1 as input (signal Card Detect of the SmartMedia) */
126 *AT91C_PIOB_PER = AT91C_PIO_PB1; /* enable direct output enable */
127 *AT91C_PIOB_ODR = AT91C_PIO_PB1; /* disable output */
129 /* PIOB and PIOC clock enabling */
130 *AT91C_PMC_PCER = 1 << AT91C_ID_PIOB;
131 *AT91C_PMC_PCER = 1 << AT91C_ID_PIOC;
133 if (*AT91C_PIOB_PDSR & AT91C_PIO_PB1)
134 printf (" No SmartMedia card inserted\n");
136 printf (" SmartMedia card inserted\n");
138 printf ("Probing at 0x%.8x\n", AT91_SMARTMEDIA_BASE);
140 printf ("%4lu MB\n", nand_probe(AT91_SMARTMEDIA_BASE) >> 20);