1 // SPDX-License-Identifier: GPL-2.0+
3 * (C) Copyright 2007-2008
4 * Stelian Pop <stelian@popies.net>
5 * Lead Tech Design <www.leadtechdesign.com>
9 #include <debug_uart.h>
10 #include <linux/sizes.h>
11 #include <asm/arch/at91sam9263.h>
12 #include <asm/arch/at91sam9_smc.h>
13 #include <asm/arch/at91_common.h>
14 #include <asm/arch/at91_matrix.h>
15 #include <asm/arch/at91_pio.h>
16 #include <asm/arch/clk.h>
18 #include <asm/arch/gpio.h>
19 #include <asm/arch/hardware.h>
21 #include <atmel_lcdc.h>
22 #include <asm/mach-types.h>
24 DECLARE_GLOBAL_DATA_PTR;
26 /* ------------------------------------------------------------------------- */
28 * Miscelaneous platform dependent initialisations
31 #ifdef CONFIG_CMD_NAND
32 static void at91sam9263ek_nand_hw_init(void)
35 at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
36 at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
39 csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
40 writel(csa, &matrix->csa[0]);
44 /* Configure SMC CS3 for NAND/SmartMedia */
45 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
46 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
49 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
50 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
53 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
55 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
56 AT91_SMC_MODE_EXNW_DISABLE |
57 #ifdef CONFIG_SYS_NAND_DBW_16
58 AT91_SMC_MODE_DBW_16 |
59 #else /* CONFIG_SYS_NAND_DBW_8 */
62 AT91_SMC_MODE_TDF_CYCLE(2),
65 at91_periph_clk_enable(ATMEL_ID_PIOA);
66 at91_periph_clk_enable(ATMEL_ID_PIOCDE);
68 /* Configure RDY/BSY */
69 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
71 /* Enable NandFlash */
72 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
77 vidinfo_t panel_info = {
81 .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
82 ATMEL_LCDC_INVFRAME_INVERTED,
87 .vl_right_margin = 33,
91 .mmio = ATMEL_BASE_LCDC,
96 at91_set_pio_value(AT91_PIO_PORTA, 30, 1); /* power up */
99 void lcd_disable(void)
101 at91_set_pio_value(AT91_PIO_PORTA, 30, 0); /* power down */
104 static void at91sam9263ek_lcd_hw_init(void)
106 at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDHSYNC */
107 at91_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDDOTCK */
108 at91_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDDEN */
109 at91_set_b_periph(AT91_PIO_PORTB, 9, 0); /* LCDCC */
110 at91_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD2 */
111 at91_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD3 */
112 at91_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD4 */
113 at91_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD5 */
114 at91_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD6 */
115 at91_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD7 */
116 at91_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD10 */
117 at91_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD11 */
118 at91_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD12 */
119 at91_set_b_periph(AT91_PIO_PORTC, 12, 0); /* LCDD13 */
120 at91_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD14 */
121 at91_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD15 */
122 at91_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD18 */
123 at91_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD19 */
124 at91_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDD20 */
125 at91_set_b_periph(AT91_PIO_PORTC, 17, 0); /* LCDD21 */
126 at91_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDD22 */
127 at91_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDD23 */
129 at91_periph_clk_enable(ATMEL_ID_LCDC);
130 gd->fb_base = ATMEL_BASE_SRAM0;
133 #ifdef CONFIG_LCD_INFO
137 #ifdef CONFIG_MTD_NOR_FLASH
138 extern flash_info_t flash_info[];
141 void lcd_show_board_info(void)
143 ulong dram_size, nand_size;
144 #ifdef CONFIG_MTD_NOR_FLASH
150 lcd_printf ("%s\n", U_BOOT_VERSION);
151 lcd_printf ("(C) 2008 ATMEL Corp\n");
152 lcd_printf ("at91support@atmel.com\n");
153 lcd_printf ("%s CPU at %s MHz\n",
155 strmhz(temp, get_cpu_clk_rate()));
158 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
159 dram_size += gd->bd->bi_dram[i].size;
161 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
162 nand_size += get_nand_dev_by_index(i)->size;
163 #ifdef CONFIG_MTD_NOR_FLASH
165 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
166 flash_size += flash_info[i].size;
168 lcd_printf (" %ld MB SDRAM, %ld MB NAND",
171 #ifdef CONFIG_MTD_NOR_FLASH
172 lcd_printf (",\n %ld MB NOR",
177 #endif /* CONFIG_LCD_INFO */
180 #ifdef CONFIG_DEBUG_UART_BOARD_INIT
181 void board_debug_uart_init(void)
183 at91_seriald_hw_init();
187 #ifdef CONFIG_BOARD_EARLY_INIT_F
188 int board_early_init_f(void)
190 #ifdef CONFIG_DEBUG_UART
199 /* arch number of AT91SAM9263EK-Board */
200 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
201 /* adress of boot parameters */
202 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
204 #ifdef CONFIG_CMD_NAND
205 at91sam9263ek_nand_hw_init();
207 #ifdef CONFIG_USB_OHCI_NEW
211 at91sam9263ek_lcd_hw_init();
218 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
219 CONFIG_SYS_SDRAM_SIZE);
224 #ifdef CONFIG_RESET_PHY_R