]> git.sur5r.net Git - u-boot/blob - board/engicam/geam6ul/geam6ul.c
geam6ul: Add mmc_late_init
[u-boot] / board / engicam / geam6ul / geam6ul.c
1 /*
2  * Copyright (C) 2016 Amarula Solutions B.V.
3  * Copyright (C) 2016 Engicam S.r.l.
4  * Author: Jagan Teki <jagan@amarulasolutions.com>
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #include <common.h>
10 #include <mmc.h>
11
12 #include <asm/io.h>
13 #include <asm/gpio.h>
14 #include <linux/sizes.h>
15
16 #include <asm/arch/clock.h>
17 #include <asm/arch/crm_regs.h>
18 #include <asm/arch/iomux.h>
19 #include <asm/arch/mx6-pins.h>
20 #include <asm/arch/sys_proto.h>
21 #include <asm/imx-common/iomux-v3.h>
22
23 DECLARE_GLOBAL_DATA_PTR;
24
25 #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |             \
26         PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
27         PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
28
29 static iomux_v3_cfg_t const uart1_pads[] = {
30         MX6_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
31         MX6_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
32 };
33
34 int board_early_init_f(void)
35 {
36         imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
37
38         return 0;
39 }
40
41 #ifdef CONFIG_NAND_MXS
42
43 #define GPMI_PAD_CTRL0          (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
44 #define GPMI_PAD_CTRL1          (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
45                                 PAD_CTL_SRE_FAST)
46 #define GPMI_PAD_CTRL2          (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
47
48 static iomux_v3_cfg_t const nand_pads[] = {
49         MX6_PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
50         MX6_PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
51         MX6_PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
52         MX6_PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
53         MX6_PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
54         MX6_PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
55         MX6_PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
56         MX6_PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
57         MX6_PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
58         MX6_PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
59         MX6_PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
60         MX6_PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
61         MX6_PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
62         MX6_PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
63         MX6_PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
64 };
65
66 static void setup_gpmi_nand(void)
67 {
68         struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
69
70         /* config gpmi nand iomux */
71         imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
72
73         clrbits_le32(&mxc_ccm->CCGR4,
74                      MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
75                      MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
76                      MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
77                      MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
78                      MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
79
80         /*
81          * config gpmi and bch clock to 100 MHz
82          * bch/gpmi select PLL2 PFD2 400M
83          * 100M = 400M / 4
84          */
85         clrbits_le32(&mxc_ccm->cscmr1,
86                      MXC_CCM_CSCMR1_BCH_CLK_SEL |
87                      MXC_CCM_CSCMR1_GPMI_CLK_SEL);
88         clrsetbits_le32(&mxc_ccm->cscdr1,
89                         MXC_CCM_CSCDR1_BCH_PODF_MASK |
90                         MXC_CCM_CSCDR1_GPMI_PODF_MASK,
91                         (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
92                         (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
93
94         /* enable gpmi and bch clock gating */
95         setbits_le32(&mxc_ccm->CCGR4,
96                      MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
97                      MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
98                      MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
99                      MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
100                      MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
101
102         /* enable apbh clock gating */
103         setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
104 }
105 #endif /* CONFIG_NAND_MXS */
106
107 #ifdef CONFIG_ENV_IS_IN_MMC
108 static void mmc_late_init(void)
109 {
110         char cmd[32];
111         char mmcblk[32];
112         u32 dev_no = mmc_get_env_dev();
113
114         setenv_ulong("mmcdev", dev_no);
115
116         /* Set mmcblk env */
117         sprintf(mmcblk, "/dev/mmcblk%dp2 rootwait rw", dev_no);
118         setenv("mmcroot", mmcblk);
119
120         sprintf(cmd, "mmc dev %d", dev_no);
121         run_command(cmd, 0);
122 }
123 #endif
124
125 int board_late_init(void)
126 {
127         switch ((imx6_src_get_boot_mode() & IMX6_BMODE_MASK) >>
128                         IMX6_BMODE_SHIFT) {
129         case IMX6_BMODE_SD:
130         case IMX6_BMODE_ESD:
131 #ifdef CONFIG_ENV_IS_IN_MMC
132                 mmc_late_init();
133 #endif
134                 setenv("modeboot", "mmcboot");
135                 break;
136         case IMX6_BMODE_NAND:
137                 setenv("modeboot", "nandboot");
138                 break;
139         default:
140                 setenv("modeboot", "");
141                 break;
142         }
143
144         return 0;
145 }
146
147 int board_init(void)
148 {
149         /* Address of boot parameters */
150         gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
151
152 #ifdef CONFIG_NAND_MXS
153         setup_gpmi_nand();
154 #endif
155
156         return 0;
157 }
158
159 int dram_init(void)
160 {
161         gd->ram_size = imx_ddr_size();
162
163         return 0;
164 }
165
166 #ifdef CONFIG_SPL_BUILD
167 #include <libfdt.h>
168 #include <spl.h>
169
170 #include <asm/arch/crm_regs.h>
171 #include <asm/arch/mx6-ddr.h>
172
173 /* MMC board initialization is needed till adding DM support in SPL */
174 #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
175 #include <mmc.h>
176 #include <fsl_esdhc.h>
177
178 #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |             \
179         PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |               \
180         PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
181
182 static iomux_v3_cfg_t const usdhc1_pads[] = {
183         MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
184         MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
185         MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
186         MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
187         MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
188         MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
189
190         /* VSELECT */
191         MX6_PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL),
192         /* CD */
193         MX6_PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),
194         /* RST_B */
195         MX6_PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
196 };
197
198 #define USDHC1_CD_GPIO  IMX_GPIO_NR(1, 1)
199
200 struct fsl_esdhc_cfg usdhc_cfg[1] = {
201         {USDHC1_BASE_ADDR, 0, 4},
202 };
203
204 int board_mmc_getcd(struct mmc *mmc)
205 {
206         struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
207         int ret = 0;
208
209         switch (cfg->esdhc_base) {
210         case USDHC1_BASE_ADDR:
211                 ret = !gpio_get_value(USDHC1_CD_GPIO);
212                 break;
213         }
214
215         return ret;
216 }
217
218 int board_mmc_init(bd_t *bis)
219 {
220         int i, ret;
221
222         /*
223         * According to the board_mmc_init() the following map is done:
224         * (U-boot device node)    (Physical Port)
225         * mmc0                          USDHC1
226         */
227         for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
228                 switch (i) {
229                 case 0:
230                         imx_iomux_v3_setup_multiple_pads(
231                                 usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
232                         gpio_direction_input(USDHC1_CD_GPIO);
233                         usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
234                         break;
235                 default:
236                         printf("Warning - USDHC%d controller not supporting\n",
237                                i + 1);
238                         return 0;
239                 }
240
241                 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
242                 if (ret) {
243                         printf("Warning: failed to initialize mmc dev %d\n", i);
244                         return ret;
245                 }
246         }
247
248         return 0;
249 }
250 #endif /* CONFIG_FSL_ESDHC */
251
252 static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
253         .grp_addds = 0x00000030,
254         .grp_ddrmode_ctl = 0x00020000,
255         .grp_b0ds = 0x00000030,
256         .grp_ctlds = 0x00000030,
257         .grp_b1ds = 0x00000030,
258         .grp_ddrpke = 0x00000000,
259         .grp_ddrmode = 0x00020000,
260         .grp_ddr_type = 0x000c0000,
261 };
262
263 static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
264         .dram_dqm0 = 0x00000030,
265         .dram_dqm1 = 0x00000030,
266         .dram_ras = 0x00000030,
267         .dram_cas = 0x00000030,
268         .dram_odt0 = 0x00000030,
269         .dram_odt1 = 0x00000030,
270         .dram_sdba2 = 0x00000000,
271         .dram_sdclk_0 = 0x00000008,
272         .dram_sdqs0 = 0x00000038,
273         .dram_sdqs1 = 0x00000030,
274         .dram_reset = 0x00000030,
275 };
276
277 static struct mx6_mmdc_calibration mx6_mmcd_calib = {
278         .p0_mpwldectrl0 = 0x00070007,
279         .p0_mpdgctrl0 = 0x41490145,
280         .p0_mprddlctl = 0x40404546,
281         .p0_mpwrdlctl = 0x4040524D,
282 };
283
284 struct mx6_ddr_sysinfo ddr_sysinfo = {
285         .dsize = 0,
286         .cs_density = 20,
287         .ncs = 1,
288         .cs1_mirror = 0,
289         .rtt_wr = 2,
290         .rtt_nom = 1,           /* RTT_Nom = RZQ/2 */
291         .walat = 1,             /* Write additional latency */
292         .ralat = 5,             /* Read additional latency */
293         .mif3_mode = 3,         /* Command prediction working mode */
294         .bi_on = 1,             /* Bank interleaving enabled */
295         .sde_to_rst = 0x10,     /* 14 cycles, 200us (JEDEC default) */
296         .rst_to_cke = 0x23,     /* 33 cycles, 500us (JEDEC default) */
297         .ddr_type = DDR_TYPE_DDR3,
298 };
299
300 static struct mx6_ddr3_cfg mem_ddr = {
301         .mem_speed = 800,
302         .density = 4,
303         .width = 16,
304         .banks = 8,
305         .rowaddr = 13,
306         .coladdr = 10,
307         .pagesz = 2,
308         .trcd = 1375,
309         .trcmin = 4875,
310         .trasmin = 3500,
311 };
312
313 static void ccgr_init(void)
314 {
315         struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
316
317         writel(0xFFFFFFFF, &ccm->CCGR0);
318         writel(0xFFFFFFFF, &ccm->CCGR1);
319         writel(0xFFFFFFFF, &ccm->CCGR2);
320         writel(0xFFFFFFFF, &ccm->CCGR3);
321         writel(0xFFFFFFFF, &ccm->CCGR4);
322         writel(0xFFFFFFFF, &ccm->CCGR5);
323         writel(0xFFFFFFFF, &ccm->CCGR6);
324         writel(0xFFFFFFFF, &ccm->CCGR7);
325 }
326
327 static void spl_dram_init(void)
328 {
329         mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
330         mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
331 }
332
333 void board_init_f(ulong dummy)
334 {
335         /* setup AIPS and disable watchdog */
336         arch_cpu_init();
337
338         ccgr_init();
339
340         /* iomux and setup of i2c */
341         board_early_init_f();
342
343         /* setup GP timer */
344         timer_init();
345
346         /* UART clocks enabled and gd valid - init serial console */
347         preloader_console_init();
348
349         /* DDR initialization */
350         spl_dram_init();
351
352         /* Clear the BSS. */
353         memset(__bss_start, 0, __bss_end - __bss_start);
354
355         /* load/boot image from boot device */
356         board_init_r(NULL, 0);
357 }
358 #endif /* CONFIG_SPL_BUILD */