]> git.sur5r.net Git - u-boot/blob - board/engicam/icorem6_rqs/icorem6_rqs.c
i.MX6Q: isiot: Switch the mmc env based on devno
[u-boot] / board / engicam / icorem6_rqs / icorem6_rqs.c
1 /*
2  * Copyright (C) 2016 Amarula Solutions B.V.
3  * Copyright (C) 2016 Engicam S.r.l.
4  * Author: Jagan Teki <jagan@amarulasolutions.com>
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #include <common.h>
10 #include <mmc.h>
11
12 #include <asm/io.h>
13 #include <asm/gpio.h>
14 #include <linux/sizes.h>
15
16 #include <asm/arch/clock.h>
17 #include <asm/arch/crm_regs.h>
18 #include <asm/arch/iomux.h>
19 #include <asm/arch/mx6-pins.h>
20 #include <asm/arch/sys_proto.h>
21 #include <asm/imx-common/iomux-v3.h>
22
23 DECLARE_GLOBAL_DATA_PTR;
24
25 #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |             \
26         PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
27         PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
28
29 static iomux_v3_cfg_t const uart4_pads[] = {
30         IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
31         IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
32 };
33
34 int board_early_init_f(void)
35 {
36         SETUP_IOMUX_PADS(uart4_pads);
37
38         return 0;
39 }
40
41 int board_init(void)
42 {
43         /* Address of boot parameters */
44         gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
45
46         return 0;
47 }
48
49 #ifdef CONFIG_ENV_IS_IN_MMC
50 int board_mmc_get_env_dev(int devno)
51 {
52         /* dev 0 for SD/eSD, dev 1 for MMC/eMMC */
53         return (devno == 3) ? 1 : 0;
54 }
55
56 static void mmc_late_init(void)
57 {
58         char cmd[32];
59         char mmcblk[32];
60         u32 dev_no = mmc_get_env_dev();
61
62         setenv_ulong("mmcdev", dev_no);
63
64         /* Set mmcblk env */
65         sprintf(mmcblk, "/dev/mmcblk%dp2 rootwait rw", dev_no);
66         setenv("mmcroot", mmcblk);
67
68         sprintf(cmd, "mmc dev %d", dev_no);
69         run_command(cmd, 0);
70 }
71 #endif
72
73 int board_late_init(void)
74 {
75         switch ((imx6_src_get_boot_mode() & IMX6_BMODE_MASK) >>
76                         IMX6_BMODE_SHIFT) {
77         case IMX6_BMODE_SD:
78         case IMX6_BMODE_ESD:
79         case IMX6_BMODE_MMC:
80         case IMX6_BMODE_EMMC:
81 #ifdef CONFIG_ENV_IS_IN_MMC
82                 mmc_late_init();
83 #endif
84                 setenv("modeboot", "mmcboot");
85                 break;
86         default:
87                 setenv("modeboot", "");
88                 break;
89         }
90
91         return 0;
92 }
93
94 int dram_init(void)
95 {
96         gd->ram_size = imx_ddr_size();
97
98         return 0;
99 }
100
101 #ifdef CONFIG_SPL_BUILD
102 #include <libfdt.h>
103 #include <spl.h>
104
105 #include <asm/arch/crm_regs.h>
106 #include <asm/arch/mx6-ddr.h>
107
108 /* MMC board initialization is needed till adding DM support in SPL */
109 #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
110 #include <mmc.h>
111 #include <fsl_esdhc.h>
112
113 #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |             \
114         PAD_CTL_PUS_47K_UP  | PAD_CTL_SPEED_HIGH |               \
115         PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
116
117 static iomux_v3_cfg_t const usdhc3_pads[] = {
118         IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
119         IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
120         IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
121         IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
122         IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
123         IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
124 };
125
126 static iomux_v3_cfg_t const usdhc4_pads[] = {
127         IOMUX_PADS(PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
128         IOMUX_PADS(PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
129         IOMUX_PADS(PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
130         IOMUX_PADS(PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
131         IOMUX_PADS(PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
132         IOMUX_PADS(PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
133         IOMUX_PADS(PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
134         IOMUX_PADS(PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
135         IOMUX_PADS(PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
136         IOMUX_PADS(PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
137 };
138
139 struct fsl_esdhc_cfg usdhc_cfg[2] = {
140         {USDHC3_BASE_ADDR, 1, 4},
141         {USDHC4_BASE_ADDR, 1, 8},
142 };
143
144 int board_mmc_getcd(struct mmc *mmc)
145 {
146         struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
147         int ret = 0;
148
149         switch (cfg->esdhc_base) {
150         case USDHC3_BASE_ADDR:
151         case USDHC4_BASE_ADDR:
152                 ret = 1;
153                 break;
154         }
155
156         return ret;
157 }
158
159 int board_mmc_init(bd_t *bis)
160 {
161         int i, ret;
162
163         /*
164         * According to the board_mmc_init() the following map is done:
165         * (U-boot device node)    (Physical Port)
166         * mmc0                  USDHC3
167         * mmc1                  USDHC4
168         */
169         for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
170                 switch (i) {
171                 case 0:
172                         SETUP_IOMUX_PADS(usdhc3_pads);
173                         usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
174                         break;
175                 case 1:
176                         SETUP_IOMUX_PADS(usdhc4_pads);
177                         usdhc_cfg[i].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
178                         break;
179                 default:
180                         printf("Warning - USDHC%d controller not supporting\n",
181                                i + 1);
182                         return 0;
183                 }
184
185                 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
186                 if (ret) {
187                         printf("Warning: failed to initialize mmc dev %d\n", i);
188                         return ret;
189                 }
190         }
191
192         return 0;
193 }
194
195 #ifdef CONFIG_ENV_IS_IN_MMC
196 void board_boot_order(u32 *spl_boot_list)
197 {
198         u32 bmode = imx6_src_get_boot_mode();
199         u8 boot_dev = BOOT_DEVICE_MMC1;
200
201         switch ((bmode & IMX6_BMODE_MASK) >> IMX6_BMODE_SHIFT) {
202         case IMX6_BMODE_SD:
203         case IMX6_BMODE_ESD:
204                 /* SD/eSD - BOOT_DEVICE_MMC1 */
205                 break;
206         case IMX6_BMODE_MMC:
207         case IMX6_BMODE_EMMC:
208                 /* MMC/eMMC */
209                 boot_dev = BOOT_DEVICE_MMC2;
210                 break;
211         default:
212                 /* Default - BOOT_DEVICE_MMC1 */
213                 printf("Wrong board boot order\n");
214                 break;
215         }
216
217         spl_boot_list[0] = boot_dev;
218 }
219 #endif
220 #endif
221
222 /*
223  * Driving strength:
224  *   0x30 == 40 Ohm
225  *   0x28 == 48 Ohm
226  */
227
228 #define IMX6DQ_DRIVE_STRENGTH           0x30
229 #define IMX6SDL_DRIVE_STRENGTH          0x28
230
231 /* configure MX6Q/DUAL mmdc DDR io registers */
232 static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
233         .dram_sdqs0 = 0x28,
234         .dram_sdqs1 = 0x28,
235         .dram_sdqs2 = 0x28,
236         .dram_sdqs3 = 0x28,
237         .dram_sdqs4 = 0x28,
238         .dram_sdqs5 = 0x28,
239         .dram_sdqs6 = 0x28,
240         .dram_sdqs7 = 0x28,
241         .dram_dqm0 = 0x28,
242         .dram_dqm1 = 0x28,
243         .dram_dqm2 = 0x28,
244         .dram_dqm3 = 0x28,
245         .dram_dqm4 = 0x28,
246         .dram_dqm5 = 0x28,
247         .dram_dqm6 = 0x28,
248         .dram_dqm7 = 0x28,
249         .dram_cas = 0x30,
250         .dram_ras = 0x30,
251         .dram_sdclk_0 = 0x30,
252         .dram_sdclk_1 = 0x30,
253         .dram_reset = 0x30,
254         .dram_sdcke0 = 0x3000,
255         .dram_sdcke1 = 0x3000,
256         .dram_sdba2 = 0x00000000,
257         .dram_sdodt0 = 0x30,
258         .dram_sdodt1 = 0x30,
259 };
260
261 /* configure MX6Q/DUAL mmdc GRP io registers */
262 static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
263         .grp_b0ds = 0x30,
264         .grp_b1ds = 0x30,
265         .grp_b2ds = 0x30,
266         .grp_b3ds = 0x30,
267         .grp_b4ds = 0x30,
268         .grp_b5ds = 0x30,
269         .grp_b6ds = 0x30,
270         .grp_b7ds = 0x30,
271         .grp_addds = 0x30,
272         .grp_ddrmode_ctl = 0x00020000,
273         .grp_ddrpke = 0x00000000,
274         .grp_ddrmode = 0x00020000,
275         .grp_ctlds = 0x30,
276         .grp_ddr_type = 0x000c0000,
277 };
278
279 /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
280 struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
281         .dram_sdclk_0 = 0x30,
282         .dram_sdclk_1 = 0x30,
283         .dram_cas = 0x30,
284         .dram_ras = 0x30,
285         .dram_reset = 0x30,
286         .dram_sdcke0 = 0x30,
287         .dram_sdcke1 = 0x30,
288         .dram_sdba2 = 0x00000000,
289         .dram_sdodt0 = 0x30,
290         .dram_sdodt1 = 0x30,
291         .dram_sdqs0 = 0x28,
292         .dram_sdqs1 = 0x28,
293         .dram_sdqs2 = 0x28,
294         .dram_sdqs3 = 0x28,
295         .dram_sdqs4 = 0x28,
296         .dram_sdqs5 = 0x28,
297         .dram_sdqs6 = 0x28,
298         .dram_sdqs7 = 0x28,
299         .dram_dqm0 = 0x28,
300         .dram_dqm1 = 0x28,
301         .dram_dqm2 = 0x28,
302         .dram_dqm3 = 0x28,
303         .dram_dqm4 = 0x28,
304         .dram_dqm5 = 0x28,
305         .dram_dqm6 = 0x28,
306         .dram_dqm7 = 0x28,
307 };
308
309 /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
310 struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
311         .grp_ddr_type = 0x000c0000,
312         .grp_ddrmode_ctl = 0x00020000,
313         .grp_ddrpke = 0x00000000,
314         .grp_addds = 0x30,
315         .grp_ctlds = 0x30,
316         .grp_ddrmode = 0x00020000,
317         .grp_b0ds = 0x28,
318         .grp_b1ds = 0x28,
319         .grp_b2ds = 0x28,
320         .grp_b3ds = 0x28,
321         .grp_b4ds = 0x28,
322         .grp_b5ds = 0x28,
323         .grp_b6ds = 0x28,
324         .grp_b7ds = 0x28,
325 };
326
327 /* mt41j256 */
328 static struct mx6_ddr3_cfg mt41j256 = {
329         .mem_speed = 1066,
330         .density = 2,
331         .width = 16,
332         .banks = 8,
333         .rowaddr = 13,
334         .coladdr = 10,
335         .pagesz = 2,
336         .trcd = 1375,
337         .trcmin = 4875,
338         .trasmin = 3500,
339         .SRT = 0,
340 };
341
342 static struct mx6_mmdc_calibration mx6dq_mmdc_calib = {
343         .p0_mpwldectrl0 = 0x000E0009,
344         .p0_mpwldectrl1 = 0x0018000E,
345         .p1_mpwldectrl0 = 0x00000007,
346         .p1_mpwldectrl1 = 0x00000000,
347         .p0_mpdgctrl0 = 0x43280334,
348         .p0_mpdgctrl1 = 0x031C0314,
349         .p1_mpdgctrl0 = 0x4318031C,
350         .p1_mpdgctrl1 = 0x030C0258,
351         .p0_mprddlctl = 0x3E343A40,
352         .p1_mprddlctl = 0x383C3844,
353         .p0_mpwrdlctl = 0x40404440,
354         .p1_mpwrdlctl = 0x4C3E4446,
355 };
356
357 /* DDR 64bit */
358 static struct mx6_ddr_sysinfo mem_q = {
359         .ddr_type       = DDR_TYPE_DDR3,
360         .dsize          = 2,
361         .cs1_mirror     = 0,
362         /* config for full 4GB range so that get_mem_size() works */
363         .cs_density     = 32,
364         .ncs            = 1,
365         .bi_on          = 1,
366         .rtt_nom        = 2,
367         .rtt_wr         = 2,
368         .ralat          = 5,
369         .walat          = 0,
370         .mif3_mode      = 3,
371         .rst_to_cke     = 0x23,
372         .sde_to_rst     = 0x10,
373 };
374
375 static struct mx6_mmdc_calibration mx6dl_mmdc_calib = {
376         .p0_mpwldectrl0 = 0x001F0024,
377         .p0_mpwldectrl1 = 0x00110018,
378         .p1_mpwldectrl0 = 0x001F0024,
379         .p1_mpwldectrl1 = 0x00110018,
380         .p0_mpdgctrl0 = 0x4230022C,
381         .p0_mpdgctrl1 = 0x02180220,
382         .p1_mpdgctrl0 = 0x42440248,
383         .p1_mpdgctrl1 = 0x02300238,
384         .p0_mprddlctl = 0x44444A48,
385         .p1_mprddlctl = 0x46484A42,
386         .p0_mpwrdlctl = 0x38383234,
387         .p1_mpwrdlctl = 0x3C34362E,
388 };
389
390 /* DDR 64bit 1GB */
391 static struct mx6_ddr_sysinfo mem_dl = {
392         .dsize          = 2,
393         .cs1_mirror     = 0,
394         /* config for full 4GB range so that get_mem_size() works */
395         .cs_density     = 32,
396         .ncs            = 1,
397         .bi_on          = 1,
398         .rtt_nom        = 1,
399         .rtt_wr         = 1,
400         .ralat          = 5,
401         .walat          = 0,
402         .mif3_mode      = 3,
403         .rst_to_cke     = 0x23,
404         .sde_to_rst     = 0x10,
405 };
406
407 /* DDR 32bit 512MB */
408 static struct mx6_ddr_sysinfo mem_s = {
409         .dsize          = 1,
410         .cs1_mirror     = 0,
411         /* config for full 4GB range so that get_mem_size() works */
412         .cs_density     = 32,
413         .ncs            = 1,
414         .bi_on          = 1,
415         .rtt_nom        = 1,
416         .rtt_wr         = 1,
417         .ralat          = 5,
418         .walat          = 0,
419         .mif3_mode      = 3,
420         .rst_to_cke     = 0x23,
421         .sde_to_rst     = 0x10,
422 };
423
424 static void ccgr_init(void)
425 {
426         struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
427
428         writel(0x00003F3F, &ccm->CCGR0);
429         writel(0x0030FC00, &ccm->CCGR1);
430         writel(0x000FC000, &ccm->CCGR2);
431         writel(0x3F300000, &ccm->CCGR3);
432         writel(0xFF00F300, &ccm->CCGR4);
433         writel(0x0F0000C3, &ccm->CCGR5);
434         writel(0x000003CC, &ccm->CCGR6);
435 }
436
437 static void gpr_init(void)
438 {
439         struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
440
441         /* enable AXI cache for VDOA/VPU/IPU */
442         writel(0xF00000CF, &iomux->gpr[4]);
443         /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
444         writel(0x007F007F, &iomux->gpr[6]);
445         writel(0x007F007F, &iomux->gpr[7]);
446 }
447
448 static void spl_dram_init(void)
449 {
450         if (is_mx6solo()) {
451                 mx6sdl_dram_iocfg(32, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
452                 mx6_dram_cfg(&mem_s, &mx6dl_mmdc_calib, &mt41j256);
453         } else if (is_mx6dl()) {
454                 mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
455                 mx6_dram_cfg(&mem_dl, &mx6dl_mmdc_calib, &mt41j256);
456         } else if (is_mx6dq()) {
457                 mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
458                 mx6_dram_cfg(&mem_q, &mx6dq_mmdc_calib, &mt41j256);
459         }
460
461         udelay(100);
462 }
463
464 void board_init_f(ulong dummy)
465 {
466         ccgr_init();
467
468         /* setup AIPS and disable watchdog */
469         arch_cpu_init();
470
471         gpr_init();
472
473         /* iomux */
474         board_early_init_f();
475
476         /* setup GP timer */
477         timer_init();
478
479         /* UART clocks enabled and gd valid - init serial console */
480         preloader_console_init();
481
482         /* DDR initialization */
483         spl_dram_init();
484
485         /* Clear the BSS. */
486         memset(__bss_start, 0, __bss_end - __bss_start);
487
488         /* load/boot image from boot device */
489         board_init_r(NULL, 0);
490 }
491 #endif