2 * Copyright 2013 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
9 #include <asm/fsl_law.h>
10 #include <fsl_ddr_sdram.h>
11 #include <fsl_ddr_dimm_params.h>
15 #define C29XPCIE_HARDWARE_REVA 0x40
17 * Micron MT41J128M16HA-15E
19 dimm_params_t ddr_raw_timing = {
21 .rank_density = 536870912u,
22 .capacity = 536870912u,
23 .primary_sdram_width = 32,
29 .n_banks_per_sdram_device = 8,
31 .burst_lengths_bitmask = 0x0c,
34 .caslat_x = 0x7e << 4, /* 5,6,7,8,9,10 */
45 .refresh_rate_ps = 7800000,
49 int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
50 unsigned int controller_number,
51 unsigned int dimm_number)
53 const char dimm_model[] = "Fixed DDR on board";
55 if ((controller_number == 0) && (dimm_number == 0)) {
56 memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
57 memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
58 memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
64 void fsl_ddr_board_options(memctl_options_t *popts,
66 unsigned int ctrl_num)
68 struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
71 popts->clk_adjust = 4;
72 popts->cpo_override = 0x1f;
73 popts->write_data_delay = 4;
74 popts->half_strength_driver_enable = 1;
75 popts->bstopre = 0x3cf;
76 popts->quad_rank_present = 1;
77 popts->rtt_override = 1;
78 popts->rtt_override_value = 1;
79 popts->dynamic_power = 1;
80 /* Write leveling override */
82 popts->wrlvl_override = 1;
83 popts->wrlvl_sample = 0xf;
84 popts->wrlvl_start = 0x4;
85 popts->trwt_override = 1;
88 if (in_8(&cpld_data->hwver) == C29XPCIE_HARDWARE_REVA)
91 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
92 popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
93 popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
97 void get_spd(generic_spd_eeprom_t *spd, u8 i2c_address)
99 int ret = i2c_read(i2c_address, 0, 2, (uint8_t *)spd,
100 sizeof(generic_spd_eeprom_t));
103 printf("DDR: failed to read SPD from address %u\n",
105 memset(spd, 0, sizeof(generic_spd_eeprom_t));