2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #include <asm/arch/immap_ls102xa.h>
11 #include <asm/arch/clock.h>
12 #include <asm/arch/fsl_serdes.h>
14 #include <fsl_esdhc.h>
18 #include "../common/qixis.h"
19 #include "ls1021aqds_qixis.h"
21 #include "../../../drivers/qe/qe.h"
24 DECLARE_GLOBAL_DATA_PTR;
28 MUX_TYPE_SD_PC_SA_SG_SG,
29 MUX_TYPE_SD_PC_SA_PC_SG,
38 puts("Board: LS1021AQDS\n");
40 sw = QIXIS_READ(brdcfg[0]);
41 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
44 printf("vBank: %d\n", sw);
52 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
54 printf("Sys ID:0x%02x, Sys Ver: 0x%02x\n",
55 QIXIS_READ(id), QIXIS_READ(arch));
57 printf("FPGA: v%d (%s), build %d\n",
58 (int)QIXIS_READ(scver), qixis_read_tag(buf),
59 (int)qixis_read_minor());
64 unsigned long get_board_sys_clk(void)
66 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
68 switch (sysclk_conf & 0x0f) {
73 case QIXIS_SYSCLK_100:
75 case QIXIS_SYSCLK_125:
77 case QIXIS_SYSCLK_133:
79 case QIXIS_SYSCLK_150:
81 case QIXIS_SYSCLK_160:
83 case QIXIS_SYSCLK_166:
89 unsigned long get_board_ddr_clk(void)
91 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
93 switch ((ddrclk_conf & 0x30) >> 4) {
94 case QIXIS_DDRCLK_100:
96 case QIXIS_DDRCLK_125:
98 case QIXIS_DDRCLK_133:
106 gd->ram_size = initdram(0);
111 #ifdef CONFIG_FSL_ESDHC
112 struct fsl_esdhc_cfg esdhc_cfg[1] = {
113 {CONFIG_SYS_FSL_ESDHC_ADDR},
116 int board_mmc_init(bd_t *bis)
118 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
120 return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
124 int select_i2c_ch_pca9547(u8 ch)
128 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
130 puts("PCA: failed to select proper channel\n");
137 int board_early_init_f(void)
139 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
140 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
142 #ifdef CONFIG_TSEC_ENET
143 out_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
144 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
147 #ifdef CONFIG_FSL_IFC
148 init_early_memctl_regs();
151 /* Workaround for the issue that DDR could not respond to
152 * barrier transaction which is generated by executing DSB/ISB
153 * instruction. Set CCI-400 control override register to
154 * terminate the barrier transaction. After DDR is initialized,
155 * allow barrier transaction to DDR again */
156 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
161 int config_board_mux(int ctrl_type)
165 reg12 = QIXIS_READ(brdcfg[12]);
168 case MUX_TYPE_SD_PCI4:
171 case MUX_TYPE_SD_PC_SA_SG_SG:
174 case MUX_TYPE_SD_PC_SA_PC_SG:
177 case MUX_TYPE_SD_PC_SG_SG:
181 printf("Wrong mux interface type\n");
185 QIXIS_WRITE(brdcfg[12], reg12);
190 int config_serdes_mux(void)
192 struct ccsr_gur *gur = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
195 cfg = in_be32(&gur->rcwsr[4]) & RCWSR4_SRDS1_PRTCL_MASK;
196 cfg >>= RCWSR4_SRDS1_PRTCL_SHIFT;
200 config_board_mux(MUX_TYPE_SD_PCI4);
203 config_board_mux(MUX_TYPE_SD_PC_SA_SG_SG);
206 config_board_mux(MUX_TYPE_SD_PC_SG_SG);
209 config_board_mux(MUX_TYPE_SD_PC_SA_PC_SG);
212 printf("SRDS1 prtcl:0x%x\n", cfg);
219 #if defined(CONFIG_MISC_INIT_R)
220 int misc_init_r(void)
222 #ifdef CONFIG_FSL_CAAM
230 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
232 /* Set CCI-400 control override register to
233 * enable barrier transaction */
234 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
236 * Set CCI-400 Slave interface S0, S1, S2 Shareable Override Register
237 * All transactions are treated as non-shareable
239 out_le32(&cci->slave[0].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
240 out_le32(&cci->slave[1].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
241 out_le32(&cci->slave[2].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
243 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
245 #ifndef CONFIG_SYS_FSL_NO_SERDES
257 int ft_board_setup(void *blob, bd_t *bd)
259 ft_cpu_setup(blob, bd);
264 u8 flash_read8(void *addr)
266 return __raw_readb(addr + 1);
269 void flash_write16(u16 val, void *addr)
271 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
273 __raw_writew(shftval, addr);
276 u16 flash_read16(void *addr)
278 u16 val = __raw_readw(addr);
280 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);