]> git.sur5r.net Git - u-boot/blob - board/freescale/mx6qsabreauto/mx6qsabreauto.c
Merge git://git.denx.de/u-boot-net
[u-boot] / board / freescale / mx6qsabreauto / mx6qsabreauto.c
1 /*
2  * Copyright (C) 2012 Freescale Semiconductor, Inc.
3  *
4  * Author: Fabio Estevam <fabio.estevam@freescale.com>
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #include <common.h>
10 #include <asm/io.h>
11 #include <asm/arch/clock.h>
12 #include <asm/arch/imx-regs.h>
13 #include <asm/arch/iomux.h>
14 #include <asm/arch/mx6-pins.h>
15 #include <asm/errno.h>
16 #include <asm/gpio.h>
17 #include <asm/imx-common/iomux-v3.h>
18 #include <asm/imx-common/mxc_i2c.h>
19 #include <asm/imx-common/boot_mode.h>
20 #include <asm/imx-common/spi.h>
21 #include <mmc.h>
22 #include <fsl_esdhc.h>
23 #include <miiphy.h>
24 #include <netdev.h>
25 #include <asm/arch/sys_proto.h>
26 #include <i2c.h>
27 #include <asm/arch/mxc_hdmi.h>
28 #include <asm/imx-common/video.h>
29 #include <asm/arch/crm_regs.h>
30 #include <pca953x.h>
31 #include <power/pmic.h>
32 #include <power/pfuze100_pmic.h>
33 #include "../common/pfuze.h"
34
35 DECLARE_GLOBAL_DATA_PTR;
36
37 #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |                   \
38         PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |                 \
39         PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
40
41 #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |                    \
42         PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |                 \
43         PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
44
45 #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |                   \
46         PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
47
48 #define I2C_PAD_CTRL    (PAD_CTL_PUS_100K_UP |                  \
49         PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |   \
50         PAD_CTL_ODE | PAD_CTL_SRE_FAST)
51
52 #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
53 #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
54                         PAD_CTL_SRE_FAST)
55 #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
56
57 #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
58
59 #define WEIM_NOR_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |          \
60         PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
61         PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST)
62
63 #define I2C_PMIC        1
64
65 int dram_init(void)
66 {
67         gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
68
69         return 0;
70 }
71
72 static iomux_v3_cfg_t const uart4_pads[] = {
73         MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
74         MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
75 };
76
77 static iomux_v3_cfg_t const enet_pads[] = {
78         MX6_PAD_KEY_COL1__ENET_MDIO             | MUX_PAD_CTRL(ENET_PAD_CTRL),
79         MX6_PAD_KEY_COL2__ENET_MDC              | MUX_PAD_CTRL(ENET_PAD_CTRL),
80         MX6_PAD_RGMII_TXC__RGMII_TXC    | MUX_PAD_CTRL(ENET_PAD_CTRL),
81         MX6_PAD_RGMII_TD0__RGMII_TD0    | MUX_PAD_CTRL(ENET_PAD_CTRL),
82         MX6_PAD_RGMII_TD1__RGMII_TD1    | MUX_PAD_CTRL(ENET_PAD_CTRL),
83         MX6_PAD_RGMII_TD2__RGMII_TD2    | MUX_PAD_CTRL(ENET_PAD_CTRL),
84         MX6_PAD_RGMII_TD3__RGMII_TD3    | MUX_PAD_CTRL(ENET_PAD_CTRL),
85         MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL      | MUX_PAD_CTRL(ENET_PAD_CTRL),
86         MX6_PAD_ENET_REF_CLK__ENET_TX_CLK       | MUX_PAD_CTRL(ENET_PAD_CTRL),
87         MX6_PAD_RGMII_RXC__RGMII_RXC    | MUX_PAD_CTRL(ENET_PAD_CTRL),
88         MX6_PAD_RGMII_RD0__RGMII_RD0    | MUX_PAD_CTRL(ENET_PAD_CTRL),
89         MX6_PAD_RGMII_RD1__RGMII_RD1    | MUX_PAD_CTRL(ENET_PAD_CTRL),
90         MX6_PAD_RGMII_RD2__RGMII_RD2    | MUX_PAD_CTRL(ENET_PAD_CTRL),
91         MX6_PAD_RGMII_RD3__RGMII_RD3    | MUX_PAD_CTRL(ENET_PAD_CTRL),
92         MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL      | MUX_PAD_CTRL(ENET_PAD_CTRL),
93 };
94
95 /* I2C2 PMIC, iPod, Tuner, Codec, Touch, HDMI EDID, MIPI CSI2 card */
96 static struct i2c_pads_info i2c_pad_info1 = {
97         .scl = {
98                 .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
99                 .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
100                 .gp = IMX_GPIO_NR(2, 30)
101         },
102         .sda = {
103                 .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
104                 .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | PC,
105                 .gp = IMX_GPIO_NR(4, 13)
106         }
107 };
108
109 #ifndef CONFIG_SYS_FLASH_CFI
110 /*
111  * I2C3 MLB, Port Expanders (A, B, C), Video ADC, Light Sensor,
112  * Compass Sensor, Accelerometer, Res Touch
113  */
114 static struct i2c_pads_info i2c_pad_info2 = {
115         .scl = {
116                 .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | PC,
117                 .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | PC,
118                 .gp = IMX_GPIO_NR(1, 3)
119         },
120         .sda = {
121                 .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
122                 .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
123                 .gp = IMX_GPIO_NR(3, 18)
124         }
125 };
126 #endif
127
128 static iomux_v3_cfg_t const i2c3_pads[] = {
129         MX6_PAD_EIM_A24__GPIO5_IO04             | MUX_PAD_CTRL(NO_PAD_CTRL),
130 };
131
132 static iomux_v3_cfg_t const port_exp[] = {
133         MX6_PAD_SD2_DAT0__GPIO1_IO15            | MUX_PAD_CTRL(NO_PAD_CTRL),
134 };
135
136 /*Define for building port exp gpio, pin starts from 0*/
137 #define PORTEXP_IO_NR(chip, pin) \
138         ((chip << 5) + pin)
139
140 /*Get the chip addr from a ioexp gpio*/
141 #define PORTEXP_IO_TO_CHIP(gpio_nr) \
142         (gpio_nr >> 5)
143
144 /*Get the pin number from a ioexp gpio*/
145 #define PORTEXP_IO_TO_PIN(gpio_nr) \
146         (gpio_nr & 0x1f)
147
148 static int port_exp_direction_output(unsigned gpio, int value)
149 {
150         int ret;
151
152         i2c_set_bus_num(2);
153         ret = i2c_probe(PORTEXP_IO_TO_CHIP(gpio));
154         if (ret)
155                 return ret;
156
157         ret = pca953x_set_dir(PORTEXP_IO_TO_CHIP(gpio),
158                 (1 << PORTEXP_IO_TO_PIN(gpio)),
159                 (PCA953X_DIR_OUT << PORTEXP_IO_TO_PIN(gpio)));
160
161         if (ret)
162                 return ret;
163
164         ret = pca953x_set_val(PORTEXP_IO_TO_CHIP(gpio),
165                 (1 << PORTEXP_IO_TO_PIN(gpio)),
166                 (value << PORTEXP_IO_TO_PIN(gpio)));
167
168         if (ret)
169                 return ret;
170
171         return 0;
172 }
173
174 static iomux_v3_cfg_t const eimnor_pads[] = {
175         MX6_PAD_EIM_D16__EIM_DATA16     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
176         MX6_PAD_EIM_D17__EIM_DATA17     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
177         MX6_PAD_EIM_D18__EIM_DATA18     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
178         MX6_PAD_EIM_D19__EIM_DATA19     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
179         MX6_PAD_EIM_D20__EIM_DATA20     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
180         MX6_PAD_EIM_D21__EIM_DATA21     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
181         MX6_PAD_EIM_D22__EIM_DATA22     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
182         MX6_PAD_EIM_D23__EIM_DATA23     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
183         MX6_PAD_EIM_D24__EIM_DATA24     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
184         MX6_PAD_EIM_D25__EIM_DATA25     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
185         MX6_PAD_EIM_D26__EIM_DATA26     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
186         MX6_PAD_EIM_D27__EIM_DATA27     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
187         MX6_PAD_EIM_D28__EIM_DATA28     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
188         MX6_PAD_EIM_D29__EIM_DATA29     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
189         MX6_PAD_EIM_D30__EIM_DATA30     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
190         MX6_PAD_EIM_D31__EIM_DATA31     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
191         MX6_PAD_EIM_DA0__EIM_AD00       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
192         MX6_PAD_EIM_DA1__EIM_AD01       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
193         MX6_PAD_EIM_DA2__EIM_AD02       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
194         MX6_PAD_EIM_DA3__EIM_AD03       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
195         MX6_PAD_EIM_DA4__EIM_AD04       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
196         MX6_PAD_EIM_DA5__EIM_AD05       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
197         MX6_PAD_EIM_DA6__EIM_AD06       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
198         MX6_PAD_EIM_DA7__EIM_AD07       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
199         MX6_PAD_EIM_DA8__EIM_AD08       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
200         MX6_PAD_EIM_DA9__EIM_AD09       | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
201         MX6_PAD_EIM_DA10__EIM_AD10      | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
202         MX6_PAD_EIM_DA11__EIM_AD11      | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL) ,
203         MX6_PAD_EIM_DA12__EIM_AD12      | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
204         MX6_PAD_EIM_DA13__EIM_AD13      | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
205         MX6_PAD_EIM_DA14__EIM_AD14      | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
206         MX6_PAD_EIM_DA15__EIM_AD15      | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
207         MX6_PAD_EIM_A16__EIM_ADDR16     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
208         MX6_PAD_EIM_A17__EIM_ADDR17     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
209         MX6_PAD_EIM_A18__EIM_ADDR18     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
210         MX6_PAD_EIM_A19__EIM_ADDR19     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
211         MX6_PAD_EIM_A20__EIM_ADDR20     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
212         MX6_PAD_EIM_A21__EIM_ADDR21     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
213         MX6_PAD_EIM_A22__EIM_ADDR22     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
214         MX6_PAD_EIM_A23__EIM_ADDR23     | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL),
215         MX6_PAD_EIM_OE__EIM_OE_B        | MUX_PAD_CTRL(NO_PAD_CTRL),
216         MX6_PAD_EIM_RW__EIM_RW          | MUX_PAD_CTRL(NO_PAD_CTRL),
217         MX6_PAD_EIM_CS0__EIM_CS0_B      | MUX_PAD_CTRL(NO_PAD_CTRL),
218 };
219
220 static void eimnor_cs_setup(void)
221 {
222         struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
223
224         writel(0x00020181, &weim_regs->cs0gcr1);
225         writel(0x00000001, &weim_regs->cs0gcr2);
226         writel(0x0a020000, &weim_regs->cs0rcr1);
227         writel(0x0000c000, &weim_regs->cs0rcr2);
228         writel(0x0804a240, &weim_regs->cs0wcr1);
229         writel(0x00000120, &weim_regs->wcr);
230
231         set_chipselect_size(CS0_128);
232 }
233
234 static void setup_iomux_eimnor(void)
235 {
236         imx_iomux_v3_setup_multiple_pads(eimnor_pads, ARRAY_SIZE(eimnor_pads));
237
238         gpio_direction_output(IMX_GPIO_NR(5, 4), 0);
239
240         eimnor_cs_setup();
241 }
242
243 static void setup_iomux_enet(void)
244 {
245         imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
246 }
247
248 static iomux_v3_cfg_t const usdhc3_pads[] = {
249         MX6_PAD_SD3_CLK__SD3_CLK        | MUX_PAD_CTRL(USDHC_PAD_CTRL),
250         MX6_PAD_SD3_CMD__SD3_CMD        | MUX_PAD_CTRL(USDHC_PAD_CTRL),
251         MX6_PAD_SD3_DAT0__SD3_DATA0     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
252         MX6_PAD_SD3_DAT1__SD3_DATA1     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
253         MX6_PAD_SD3_DAT2__SD3_DATA2     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
254         MX6_PAD_SD3_DAT3__SD3_DATA3     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
255         MX6_PAD_SD3_DAT4__SD3_DATA4     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
256         MX6_PAD_SD3_DAT5__SD3_DATA5     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
257         MX6_PAD_SD3_DAT6__SD3_DATA6     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
258         MX6_PAD_SD3_DAT7__SD3_DATA7     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
259         MX6_PAD_GPIO_18__SD3_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL),
260         MX6_PAD_NANDF_CS2__GPIO6_IO15   | MUX_PAD_CTRL(NO_PAD_CTRL),
261 };
262
263 static void setup_iomux_uart(void)
264 {
265         imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
266 }
267
268 #ifdef CONFIG_FSL_ESDHC
269 static struct fsl_esdhc_cfg usdhc_cfg[1] = {
270         {USDHC3_BASE_ADDR},
271 };
272
273 int board_mmc_getcd(struct mmc *mmc)
274 {
275         gpio_direction_input(IMX_GPIO_NR(6, 15));
276         return !gpio_get_value(IMX_GPIO_NR(6, 15));
277 }
278
279 int board_mmc_init(bd_t *bis)
280 {
281         imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
282
283         usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
284         return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
285 }
286 #endif
287
288 #ifdef CONFIG_NAND_MXS
289 static iomux_v3_cfg_t gpmi_pads[] = {
290         MX6_PAD_NANDF_CLE__NAND_CLE             | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
291         MX6_PAD_NANDF_ALE__NAND_ALE             | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
292         MX6_PAD_NANDF_WP_B__NAND_WP_B   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
293         MX6_PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL0),
294         MX6_PAD_NANDF_CS0__NAND_CE0_B   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
295         MX6_PAD_SD4_CMD__NAND_RE_B              | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
296         MX6_PAD_SD4_CLK__NAND_WE_B              | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
297         MX6_PAD_NANDF_D0__NAND_DATA00   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
298         MX6_PAD_NANDF_D1__NAND_DATA01   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
299         MX6_PAD_NANDF_D2__NAND_DATA02   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
300         MX6_PAD_NANDF_D3__NAND_DATA03   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
301         MX6_PAD_NANDF_D4__NAND_DATA04   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
302         MX6_PAD_NANDF_D5__NAND_DATA05   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
303         MX6_PAD_NANDF_D6__NAND_DATA06   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
304         MX6_PAD_NANDF_D7__NAND_DATA07   | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
305         MX6_PAD_SD4_DAT0__NAND_DQS              | MUX_PAD_CTRL(GPMI_PAD_CTRL1),
306 };
307
308 static void setup_gpmi_nand(void)
309 {
310         struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
311
312         /* config gpmi nand iomux */
313         imx_iomux_v3_setup_multiple_pads(gpmi_pads, ARRAY_SIZE(gpmi_pads));
314
315         setup_gpmi_io_clk((MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
316                         MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
317                         MXC_CCM_CS2CDR_ENFC_CLK_SEL(3)));
318
319         /* enable apbh clock gating */
320         setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
321 }
322 #endif
323
324 int mx6_rgmii_rework(struct phy_device *phydev)
325 {
326         unsigned short val;
327
328         /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
329         phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
330         phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
331         phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
332
333         val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
334         val &= 0xffe3;
335         val |= 0x18;
336         phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
337
338         /* introduce tx clock delay */
339         phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
340         val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
341         val |= 0x0100;
342         phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
343
344         return 0;
345 }
346
347 int board_phy_config(struct phy_device *phydev)
348 {
349         mx6_rgmii_rework(phydev);
350
351         if (phydev->drv->config)
352                 phydev->drv->config(phydev);
353
354         return 0;
355 }
356
357 static void setup_fec(void)
358 {
359         if (is_mx6dqp()) {
360                 /*
361                  * select ENET MAC0 TX clock from PLL
362                  */
363                 imx_iomux_set_gpr_register(5, 9, 1, 1);
364                 enable_fec_anatop_clock(0, ENET_125MHZ);
365         }
366
367         setup_iomux_enet();
368 }
369
370 int board_eth_init(bd_t *bis)
371 {
372         setup_fec();
373
374         return cpu_eth_init(bis);
375 }
376
377 #define BOARD_REV_B  0x200
378 #define BOARD_REV_A  0x100
379
380 static int mx6sabre_rev(void)
381 {
382         /*
383          * Get Board ID information from OCOTP_GP1[15:8]
384          * i.MX6Q ARD RevA: 0x01
385          * i.MX6Q ARD RevB: 0x02
386          */
387         struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
388         struct fuse_bank *bank = &ocotp->bank[4];
389         struct fuse_bank4_regs *fuse =
390                         (struct fuse_bank4_regs *)bank->fuse_regs;
391         int reg = readl(&fuse->gp1);
392         int ret;
393
394         switch (reg >> 8 & 0x0F) {
395         case 0x02:
396                 ret = BOARD_REV_B;
397                 break;
398         case 0x01:
399         default:
400                 ret = BOARD_REV_A;
401                 break;
402         }
403
404         return ret;
405 }
406
407 u32 get_board_rev(void)
408 {
409         int rev = mx6sabre_rev();
410
411         return (get_cpu_rev() & ~(0xF << 8)) | rev;
412 }
413
414 #if defined(CONFIG_VIDEO_IPUV3)
415 static void disable_lvds(struct display_info_t const *dev)
416 {
417         struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
418
419         clrbits_le32(&iomux->gpr[2],
420                      IOMUXC_GPR2_LVDS_CH0_MODE_MASK |
421                      IOMUXC_GPR2_LVDS_CH1_MODE_MASK);
422 }
423
424 static void do_enable_hdmi(struct display_info_t const *dev)
425 {
426         disable_lvds(dev);
427         imx_enable_hdmi_phy();
428 }
429
430 struct display_info_t const displays[] = {{
431         .bus    = -1,
432         .addr   = 0,
433         .pixfmt = IPU_PIX_FMT_RGB666,
434         .detect = NULL,
435         .enable = NULL,
436         .mode   = {
437                 .name           = "Hannstar-XGA",
438                 .refresh        = 60,
439                 .xres           = 1024,
440                 .yres           = 768,
441                 .pixclock       = 15385,
442                 .left_margin    = 220,
443                 .right_margin   = 40,
444                 .upper_margin   = 21,
445                 .lower_margin   = 7,
446                 .hsync_len      = 60,
447                 .vsync_len      = 10,
448                 .sync           = FB_SYNC_EXT,
449                 .vmode          = FB_VMODE_NONINTERLACED
450 } }, {
451         .bus    = -1,
452         .addr   = 0,
453         .pixfmt = IPU_PIX_FMT_RGB24,
454         .detect = detect_hdmi,
455         .enable = do_enable_hdmi,
456         .mode   = {
457                 .name           = "HDMI",
458                 .refresh        = 60,
459                 .xres           = 1024,
460                 .yres           = 768,
461                 .pixclock       = 15385,
462                 .left_margin    = 220,
463                 .right_margin   = 40,
464                 .upper_margin   = 21,
465                 .lower_margin   = 7,
466                 .hsync_len      = 60,
467                 .vsync_len      = 10,
468                 .sync           = FB_SYNC_EXT,
469                 .vmode          = FB_VMODE_NONINTERLACED,
470 } } };
471 size_t display_count = ARRAY_SIZE(displays);
472
473 iomux_v3_cfg_t const backlight_pads[] = {
474         MX6_PAD_SD4_DAT1__GPIO2_IO09 | MUX_PAD_CTRL(ENET_PAD_CTRL),
475 };
476
477 static void setup_iomux_backlight(void)
478 {
479         gpio_direction_output(IMX_GPIO_NR(2, 9), 1);
480         imx_iomux_v3_setup_multiple_pads(backlight_pads,
481                                          ARRAY_SIZE(backlight_pads));
482 }
483
484 static void setup_display(void)
485 {
486         struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
487         struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
488         int reg;
489
490         setup_iomux_backlight();
491         enable_ipu_clock();
492         imx_setup_hdmi();
493
494         /* Turn on LDB_DI0 and LDB_DI1 clocks */
495         reg = readl(&mxc_ccm->CCGR3);
496         reg |= MXC_CCM_CCGR3_LDB_DI0_MASK | MXC_CCM_CCGR3_LDB_DI1_MASK;
497         writel(reg, &mxc_ccm->CCGR3);
498
499         /* Set LDB_DI0 and LDB_DI1 clk select to 3b'011 */
500         reg = readl(&mxc_ccm->cs2cdr);
501         reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK |
502                  MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
503         reg |= (3 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET) |
504                (3 << MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
505         writel(reg, &mxc_ccm->cs2cdr);
506
507         reg = readl(&mxc_ccm->cscmr2);
508         reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV | MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV;
509         writel(reg, &mxc_ccm->cscmr2);
510
511         reg = readl(&mxc_ccm->chsccdr);
512         reg |= (CHSCCDR_CLK_SEL_LDB_DI0
513                 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
514         reg |= (CHSCCDR_CLK_SEL_LDB_DI0 <<
515                 MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET);
516         writel(reg, &mxc_ccm->chsccdr);
517
518         reg = IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
519               IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
520               IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
521               IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT |
522               IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
523               IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT |
524               IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
525               IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED;
526         writel(reg, &iomux->gpr[2]);
527
528         reg = readl(&iomux->gpr[3]);
529         reg &= ~(IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
530                  IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
531         reg |= (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
532                 IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET) |
533                (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
534                 IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET);
535         writel(reg, &iomux->gpr[3]);
536 }
537 #endif /* CONFIG_VIDEO_IPUV3 */
538
539 /*
540  * Do not overwrite the console
541  * Use always serial for U-Boot console
542  */
543 int overwrite_console(void)
544 {
545         return 1;
546 }
547
548 int board_early_init_f(void)
549 {
550         setup_iomux_uart();
551
552 #ifdef CONFIG_NAND_MXS
553         setup_gpmi_nand();
554 #endif
555
556         return 0;
557 }
558
559 int board_init(void)
560 {
561         /* address of boot parameters */
562         gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
563
564         /* I2C 2 and 3 setup - I2C 3 hw mux with EIM */
565         setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
566         /* I2C 3 Steer */
567         gpio_direction_output(IMX_GPIO_NR(5, 4), 1);
568         imx_iomux_v3_setup_multiple_pads(i2c3_pads, ARRAY_SIZE(i2c3_pads));
569 #ifndef CONFIG_SYS_FLASH_CFI
570         setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
571 #endif
572         gpio_direction_output(IMX_GPIO_NR(1, 15), 1);
573         imx_iomux_v3_setup_multiple_pads(port_exp, ARRAY_SIZE(port_exp));
574
575 #ifdef CONFIG_VIDEO_IPUV3
576         setup_display();
577 #endif
578         setup_iomux_eimnor();
579         return 0;
580 }
581
582 #ifdef CONFIG_MXC_SPI
583 int board_spi_cs_gpio(unsigned bus, unsigned cs)
584 {
585         return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 9)) : -1;
586 }
587 #endif
588
589 int power_init_board(void)
590 {
591         struct pmic *p;
592         unsigned int value;
593
594         p = pfuze_common_init(I2C_PMIC);
595         if (!p)
596                 return -ENODEV;
597
598         if (is_mx6dqp()) {
599                 /* set SW2 staby volatage 0.975V*/
600                 pmic_reg_read(p, PFUZE100_SW2STBY, &value);
601                 value &= ~0x3f;
602                 value |= 0x17;
603                 pmic_reg_write(p, PFUZE100_SW2STBY, value);
604         }
605
606         return pfuze_mode_init(p, APS_PFM);
607 }
608
609 #ifdef CONFIG_CMD_BMODE
610 static const struct boot_mode board_boot_modes[] = {
611         /* 4 bit bus width */
612         {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
613         {NULL,   0},
614 };
615 #endif
616
617 int board_late_init(void)
618 {
619 #ifdef CONFIG_CMD_BMODE
620         add_board_boot_modes(board_boot_modes);
621 #endif
622
623 #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
624         setenv("board_name", "SABREAUTO");
625
626         if (is_mx6dqp())
627                 setenv("board_rev", "MX6QP");
628         else if (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
629                 setenv("board_rev", "MX6Q");
630         else if (is_cpu_type(MXC_CPU_MX6DL) || is_cpu_type(MXC_CPU_MX6SOLO))
631                 setenv("board_rev", "MX6DL");
632 #endif
633
634         return 0;
635 }
636
637 int checkboard(void)
638 {
639         int rev = mx6sabre_rev();
640         char *revname;
641
642         switch (rev) {
643         case BOARD_REV_B:
644                 revname = "B";
645                 break;
646         case BOARD_REV_A:
647         default:
648                 revname = "A";
649                 break;
650         }
651
652         printf("Board: MX6Q-Sabreauto rev%s\n", revname);
653
654         return 0;
655 }
656
657 #ifdef CONFIG_USB_EHCI_MX6
658 #define USB_HOST1_PWR     PORTEXP_IO_NR(0x32, 7)
659 #define USB_OTG_PWR       PORTEXP_IO_NR(0x34, 1)
660
661 iomux_v3_cfg_t const usb_otg_pads[] = {
662         MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
663 };
664
665 int board_ehci_hcd_init(int port)
666 {
667         switch (port) {
668         case 0:
669                 imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
670                         ARRAY_SIZE(usb_otg_pads));
671
672                 /*
673                   * Set daisy chain for otg_pin_id on 6q.
674                  *  For 6dl, this bit is reserved.
675                  */
676                 imx_iomux_set_gpr_register(1, 13, 1, 0);
677                 break;
678         case 1:
679                 break;
680         default:
681                 printf("MXC USB port %d not yet supported\n", port);
682                 return -EINVAL;
683         }
684         return 0;
685 }
686
687 int board_ehci_power(int port, int on)
688 {
689         switch (port) {
690         case 0:
691                 if (on)
692                         port_exp_direction_output(USB_OTG_PWR, 1);
693                 else
694                         port_exp_direction_output(USB_OTG_PWR, 0);
695                 break;
696         case 1:
697                 if (on)
698                         port_exp_direction_output(USB_HOST1_PWR, 1);
699                 else
700                         port_exp_direction_output(USB_HOST1_PWR, 0);
701                 break;
702         default:
703                 printf("MXC USB port %d not yet supported\n", port);
704                 return -EINVAL;
705         }
706
707         return 0;
708 }
709 #endif