2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
6 * SPDX-License-Identifier: GPL-2.0+
9 #include <asm/arch/clock.h>
10 #include <asm/arch/iomux.h>
11 #include <asm/arch/imx-regs.h>
12 #include <asm/arch/mx6-pins.h>
13 #include <asm/arch/sys_proto.h>
15 #include <asm/imx-common/iomux-v3.h>
16 #include <asm/imx-common/spi.h>
18 #include <linux/sizes.h>
20 #include <fsl_esdhc.h>
24 #include <usb/ehci-fsl.h>
26 DECLARE_GLOBAL_DATA_PTR;
28 #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
29 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
30 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
32 #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
33 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
34 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
36 #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
37 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
38 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
40 #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
41 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
43 #define ETH_PHY_RESET IMX_GPIO_NR(4, 21)
47 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
52 static iomux_v3_cfg_t const uart1_pads[] = {
53 MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
54 MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
57 static iomux_v3_cfg_t const usdhc1_pads[] = {
59 MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
60 MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
61 MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
62 MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
63 MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
64 MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
65 MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
66 MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
67 MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
68 MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
71 MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
74 static iomux_v3_cfg_t const usdhc2_pads[] = {
75 MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
76 MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
77 MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78 MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79 MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80 MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
83 MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
86 static iomux_v3_cfg_t const usdhc3_pads[] = {
87 MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
88 MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89 MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
90 MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
91 MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92 MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
95 MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
98 static iomux_v3_cfg_t const fec_pads[] = {
99 MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
100 MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
101 MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
102 MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
103 MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
104 MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
105 MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
106 MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
107 MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
108 MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
109 MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
112 #ifdef CONFIG_MXC_SPI
113 static iomux_v3_cfg_t ecspi1_pads[] = {
114 MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
115 MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
116 MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
117 MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
120 int board_spi_cs_gpio(unsigned bus, unsigned cs)
122 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
125 static void setup_spi(void)
127 imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
131 static void setup_iomux_uart(void)
133 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
136 static void setup_iomux_fec(void)
138 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
140 /* Reset LAN8720 PHY */
141 gpio_direction_output(ETH_PHY_RESET , 0);
143 gpio_set_value(ETH_PHY_RESET, 1);
146 #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7)
147 #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0)
148 #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22)
150 static struct fsl_esdhc_cfg usdhc_cfg[3] = {
152 {USDHC2_BASE_ADDR, 0, 4},
153 {USDHC3_BASE_ADDR, 0, 4},
156 int board_mmc_getcd(struct mmc *mmc)
158 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
161 switch (cfg->esdhc_base) {
162 case USDHC1_BASE_ADDR:
163 ret = !gpio_get_value(USDHC1_CD_GPIO);
165 case USDHC2_BASE_ADDR:
166 ret = !gpio_get_value(USDHC2_CD_GPIO);
168 case USDHC3_BASE_ADDR:
169 ret = !gpio_get_value(USDHC3_CD_GPIO);
176 int board_mmc_init(bd_t *bis)
181 * According to the board_mmc_init() the following map is done:
182 * (U-boot device node) (Physical Port)
187 for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
190 imx_iomux_v3_setup_multiple_pads(
191 usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
192 gpio_direction_input(USDHC1_CD_GPIO);
193 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
196 imx_iomux_v3_setup_multiple_pads(
197 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
198 gpio_direction_input(USDHC2_CD_GPIO);
199 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
202 imx_iomux_v3_setup_multiple_pads(
203 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
204 gpio_direction_input(USDHC3_CD_GPIO);
205 usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
208 printf("Warning: you configured more USDHC controllers"
209 "(%d) than supported by the board\n", i + 1);
213 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
215 printf("Warning: failed to initialize "
224 #ifdef CONFIG_FEC_MXC
225 int board_eth_init(bd_t *bis)
229 return cpu_eth_init(bis);
232 static int setup_fec(void)
234 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
236 /* clear gpr1[14], gpr1[18:17] to select anatop clock */
237 clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
239 return enable_fec_anatop_clock(ENET_50MHZ);
243 #ifdef CONFIG_USB_EHCI_MX6
244 #define USB_OTHERREGS_OFFSET 0x800
245 #define UCTRL_PWR_POL (1 << 9)
247 static iomux_v3_cfg_t const usb_otg_pads[] = {
249 MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
250 MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
252 MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
255 static void setup_usb(void)
257 imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
258 ARRAY_SIZE(usb_otg_pads));
261 int board_usb_phy_mode(int port)
264 return USB_INIT_HOST;
266 return usb_phy_mode(port);
269 int board_ehci_hcd_init(int port)
276 usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
279 /* Set Power polarity */
280 setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
286 int board_early_init_f(void)
289 #ifdef CONFIG_MXC_SPI
297 /* address of boot parameters */
298 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
300 #ifdef CONFIG_FEC_MXC
304 #ifdef CONFIG_USB_EHCI_MX6
311 u32 get_board_rev(void)
313 return get_cpu_rev();
318 puts("Board: MX6SLEVK\n");