1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014 Freescale Semiconductor, Inc.
10 #include <linux/compiler.h>
12 #include <asm/processor.h>
13 #include <asm/immap_85xx.h>
14 #include <asm/fsl_law.h>
15 #include <asm/fsl_serdes.h>
16 #include <asm/fsl_liodn.h>
19 #ifdef CONFIG_TARGET_T1024RDB
21 #elif defined(CONFIG_TARGET_T1023RDB)
25 #include "../common/sleep.h"
27 DECLARE_GLOBAL_DATA_PTR;
29 #ifdef CONFIG_TARGET_T1023RDB
31 GPIO1_SD_SEL = 0x00020000, /* GPIO1_14, 0: eMMC, 1:SD/MMC */
33 GPIO3_GET_VERSION, /* GPIO3_4/5, 00:RevB, 01: RevC */
34 GPIO3_BRD_VER_MASK = 0x0c000000,
35 GPIO3_OFFSET = 0x2000,
44 struct cpu_type *cpu = gd->arch.cpu;
45 static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
46 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
49 srds_s1 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
50 srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
52 printf("Board: %sRDB, ", cpu->name);
53 #if defined(CONFIG_TARGET_T1024RDB)
54 printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
55 CPLD_READ(hw_ver), CPLD_READ(sw_ver));
56 #elif defined(CONFIG_TARGET_T1023RDB)
57 printf("Rev%c, ", t1023rdb_ctrl(GPIO3_GET_VERSION) + 'B');
65 #elif defined(CONFIG_TARGET_T1024RDB)
68 reg = CPLD_READ(flash_csr);
70 if (reg & CPLD_BOOT_SEL) {
73 reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
74 printf("NOR vBank%d\n", reg);
76 #elif defined(CONFIG_TARGET_T1023RDB)
80 printf("NOR vBank%d\n", t1023rdb_ctrl(I2C_GET_BANK));
84 puts("SERDES Reference Clocks:\n");
86 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
88 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[0], freq[1]);
93 #ifdef CONFIG_TARGET_T1024RDB
94 static void board_mux_lane(void)
96 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
98 u8 reg = CPLD_READ(misc_ctl_status);
100 srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
101 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
102 srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
104 if (srds_prtcl_s1 == 0x95) {
105 /* Route Lane B to PCIE */
106 CPLD_WRITE(misc_ctl_status, reg & ~CPLD_PCIE_SGMII_MUX);
108 /* Route Lane B to SGMII */
109 CPLD_WRITE(misc_ctl_status, reg | CPLD_PCIE_SGMII_MUX);
111 CPLD_WRITE(boot_override, CPLD_OVERRIDE_MUX_EN);
115 int board_early_init_f(void)
117 #if defined(CONFIG_DEEP_SLEEP)
119 fsl_dp_disable_console();
125 int board_early_init_r(void)
127 #ifdef CONFIG_SYS_FLASH_BASE
128 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
129 int flash_esel = find_tlb_idx((void *)flashbase, 1);
131 * Remap Boot flash region to caching-inhibited
132 * so that flash can be erased properly.
135 /* Flush d-cache and invalidate i-cache of any FLASH data */
138 if (flash_esel == -1) {
139 /* very unlikely unless something is messed up */
140 puts("Error: Could not find TLB for FLASH BASE\n");
141 flash_esel = 2; /* give our best effort to continue */
143 /* invalidate existing TLB entry for flash + promjet */
144 disable_tlb(flash_esel);
147 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
148 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
149 0, flash_esel, BOOKE_PAGESZ_256M, 1);
152 #ifdef CONFIG_TARGET_T1024RDB
159 unsigned long get_board_sys_clk(void)
161 return CONFIG_SYS_CLK_FREQ;
164 unsigned long get_board_ddr_clk(void)
166 return CONFIG_DDR_CLK_FREQ;
169 #ifdef CONFIG_TARGET_T1024RDB
170 void board_reset(void)
172 CPLD_WRITE(reset_ctl1, CPLD_LBMAP_RESET);
176 int misc_init_r(void)
181 int ft_board_setup(void *blob, bd_t *bd)
186 ft_cpu_setup(blob, bd);
188 base = env_get_bootm_low();
189 size = env_get_bootm_size();
191 fdt_fixup_memory(blob, (u64)base, (u64)size);
194 pci_of_setup(blob, bd);
197 fdt_fixup_liodn(blob);
198 fsl_fdt_fixup_dr_usb(blob, bd);
200 #ifdef CONFIG_SYS_DPAA_FMAN
201 fdt_fixup_fman_ethernet(blob);
202 fdt_fixup_board_enet(blob);
205 #ifdef CONFIG_TARGET_T1023RDB
206 if (t1023rdb_ctrl(GPIO3_GET_VERSION) > 0)
207 fdt_enable_nor(blob);
213 #ifdef CONFIG_TARGET_T1023RDB
214 /* Enable NOR flash for RevC */
215 static void fdt_enable_nor(void *blob)
217 int nodeoff = fdt_node_offset_by_compatible(blob, 0, "cfi-flash");
220 fdt_status_okay(blob, nodeoff);
222 printf("WARNING unable to set status for NOR\n");
225 int board_mmc_getcd(struct mmc *mmc)
227 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
228 u32 val = in_be32(&pgpio->gpdat);
230 /* GPIO1_14, 0: eMMC, 1: SD/MMC */
236 int board_mmc_getwp(struct mmc *mmc)
238 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
239 u32 val = in_be32(&pgpio->gpdat);
246 static u32 t1023rdb_ctrl(u32 ctrl_type)
248 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
249 ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
250 u32 val, orig_bus = i2c_get_bus_num();
255 val = in_be32(&pgpio->gpdat);
257 out_be32(&pgpio->gpdat, val);
258 setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
261 val = in_be32(&pgpio->gpdat);
262 val &= ~GPIO1_SD_SEL;
263 out_be32(&pgpio->gpdat, val);
264 setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
266 case GPIO3_GET_VERSION:
267 pgpio = (ccsr_gpio_t *)(CONFIG_SYS_MPC85xx_GPIO_ADDR
269 val = in_be32(&pgpio->gpdat);
270 val = ((val & GPIO3_BRD_VER_MASK) >> 26) & 0x3;
271 if (val == 0x3) /* GPIO3_4/5 not used on RevB */
275 i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
276 i2c_read(I2C_PCA6408_ADDR, 0, 1, &tmp, 1);
278 tmp = ((tmp & 1) << 2) | (tmp & 2) | ((tmp & 4) >> 2);
279 i2c_set_bus_num(orig_bus);
282 i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
284 i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
286 i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
287 /* asserting HRESET_REQ */
288 out_be32(&gur->rstcr, 0x2);
291 i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
293 i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
295 i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
296 out_be32(&gur->rstcr, 0x2);
304 static int switch_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
308 return CMD_RET_USAGE;
309 if (!strcmp(argv[1], "bank0"))
310 t1023rdb_ctrl(I2C_SET_BANK0);
311 else if (!strcmp(argv[1], "bank4") || !strcmp(argv[1], "altbank"))
312 t1023rdb_ctrl(I2C_SET_BANK4);
313 else if (!strcmp(argv[1], "sd"))
314 t1023rdb_ctrl(GPIO1_SD_SEL);
315 else if (!strcmp(argv[1], "emmc"))
316 t1023rdb_ctrl(GPIO1_EMMC_SEL);
318 return CMD_RET_USAGE;
323 switch, 2, 0, switch_cmd,
324 "for bank0/bank4/sd/emmc switch control in runtime",
325 "command (e.g. switch bank4)"