1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
8 struct board_specific_parameters {
10 u32 datarate_mhz_high;
19 * These tables contain all valid speeds we want to override with board
20 * specific parameters. datarate_mhz_high values need to be in ascending order
21 * for each n_ranks group.
23 static const struct board_specific_parameters udimm0[] = {
26 * num| hi| rank| clk| wrlvl | wrlvl | wrlvl
27 * ranks| mhz| GB |adjst| start | ctl2 | ctl3
29 {2, 1350, 4, 8, 8, 0x0809090b, 0x0c0c0d0a},
30 {2, 1350, 0, 10, 7, 0x0709090b, 0x0c0c0d09},
31 {2, 1666, 4, 8, 8, 0x080a0a0d, 0x0d10100b},
32 {2, 1666, 0, 10, 7, 0x080a0a0c, 0x0d0d0e0a},
33 {2, 1900, 0, 8, 8, 0x090a0b0e, 0x0f11120c},
34 {2, 2140, 0, 8, 8, 0x090a0b0e, 0x0f11120c},
35 {1, 1350, 0, 10, 8, 0x0809090b, 0x0c0c0d0a},
36 {1, 1700, 0, 10, 8, 0x080a0a0c, 0x0c0d0e0a},
37 {1, 1900, 0, 8, 8, 0x080a0a0c, 0x0e0e0f0a},
38 {1, 2140, 0, 8, 8, 0x090a0b0c, 0x0e0f100b},
42 static const struct board_specific_parameters rdimm0[] = {
45 * num| hi| rank| clk| wrlvl | wrlvl | wrlvl
46 * ranks| mhz| GB |adjst| start | ctl2 | ctl3
48 {4, 1350, 0, 10, 9, 0x08070605, 0x06070806},
49 {4, 1666, 0, 10, 11, 0x0a080706, 0x07090906},
50 {4, 2140, 0, 10, 12, 0x0b090807, 0x080a0b07},
51 {2, 1350, 0, 10, 9, 0x08070605, 0x06070806},
52 {2, 1666, 0, 10, 11, 0x0a090806, 0x08090a06},
53 {2, 2140, 0, 10, 12, 0x0b090807, 0x080a0b07},
54 {1, 1350, 0, 10, 9, 0x08070605, 0x06070806},
55 {1, 1666, 0, 10, 11, 0x0a090806, 0x08090a06},
56 {1, 2140, 0, 8, 12, 0x0b090807, 0x080a0b07},
61 * The three slots have slightly different timing. The center values are good
62 * for all slots. We use identical speed tables for them. In future use, if
63 * DIMMs require separated tables, make more entries as needed.
65 static const struct board_specific_parameters *udimms[] = {
70 * The three slots have slightly different timing. See comments above.
72 static const struct board_specific_parameters *rdimms[] = {