3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
5 * SPDX-License-Identifier: GPL-2.0+
8 /* Parade Technologies Inc. DP501 DisplayPort DVI/HDMI Transmitter */
15 #define DP501_I2C_ADDR 0x08
17 #ifdef CONFIG_SYS_DP501_I2C
18 int dp501_i2c[] = CONFIG_SYS_DP501_I2C;
21 #ifdef CONFIG_SYS_DP501_BASE
22 int dp501_base[] = CONFIG_SYS_DP501_BASE;
25 static void dp501_setbits(u8 addr, u8 reg, u8 mask)
29 val = i2c_reg_read(addr, reg);
30 setbits_8(&val, mask);
31 i2c_reg_write(addr, reg, val);
34 static void dp501_clrbits(u8 addr, u8 reg, u8 mask)
38 val = i2c_reg_read(addr, reg);
39 clrbits_8(&val, mask);
40 i2c_reg_write(addr, reg, val);
43 static int dp501_detect_cable_adapter(u8 addr)
45 u8 val = i2c_reg_read(addr, 0x00);
50 static void dp501_link_training(u8 addr)
57 val = i2c_reg_read(addr, 0x51);
63 printf("DP sink supports %d Mbps link rate, set to %d Mbps\n",
64 val * 270, link_bw * 270);
65 i2c_reg_write(addr, 0x5d, link_bw); /* set link_bw */
66 val = i2c_reg_read(addr, 0x52);
67 max_lane_cnt = val & 0x1f;
68 if (max_lane_cnt >= 4)
71 lane_cnt = max_lane_cnt;
72 if (lane_cnt != max_lane_cnt)
73 printf("DP sink supports %d lanes, set to %d lanes\n",
74 max_lane_cnt, lane_cnt);
75 i2c_reg_write(addr, 0x5e, lane_cnt | (val & 0x80)); /* set lane_cnt */
76 val = i2c_reg_read(addr, 0x53);
77 i2c_reg_write(addr, 0x5c, val); /* set downspread_ctl */
79 i2c_reg_write(addr, 0x5f, 0x0d); /* start training */
82 void dp501_powerup(u8 addr)
84 dp501_clrbits(addr, 0x0a, 0x30); /* power on encoder */
85 dp501_setbits(addr, 0x0a, 0x0e); /* block HDCP and MCCS on I2C bride*/
86 i2c_reg_write(addr, 0x27, 0x30); /* Hardware auto detect DVO timing */
87 dp501_setbits(addr, 0x72, 0x80); /* DPCD read enable */
88 dp501_setbits(addr, 0x30, 0x20); /* RS polynomial select */
89 i2c_reg_write(addr, 0x71, 0x20); /* Enable Aux burst write */
90 dp501_setbits(addr, 0x78, 0x30); /* Disable HPD2 IRQ */
91 dp501_clrbits(addr, 0x2f, 0x40); /* Link FIFO reset selection */
92 dp501_clrbits(addr, 0x60, 0x20); /* Enable scrambling */
94 #ifdef CONFIG_SYS_DP501_VCAPCTRL0
95 i2c_reg_write(addr, 0x24, CONFIG_SYS_DP501_VCAPCTRL0);
97 i2c_reg_write(addr, 0x24, 0xc0); /* SDR mode 0, ext. H/VSYNC */
100 #ifdef CONFIG_SYS_DP501_DIFFERENTIAL
101 i2c_reg_write(addr + 2, 0x24, 0x10); /* clock input differential */
102 i2c_reg_write(addr + 2, 0x25, 0x04);
103 i2c_reg_write(addr + 2, 0x26, 0x10);
105 i2c_reg_write(addr + 2, 0x24, 0x02); /* clock input single ended */
108 i2c_reg_write(addr + 2, 0x1a, 0x04); /* SPDIF input method TTL */
110 i2c_reg_write(addr + 2, 0x00, 0x18); /* driving strength */
111 i2c_reg_write(addr + 2, 0x03, 0x06); /* driving strength */
112 i2c_reg_write(addr, 0x2c, 0x00); /* configure N value */
113 i2c_reg_write(addr, 0x2d, 0x00); /* configure N value */
114 i2c_reg_write(addr, 0x2e, 0x0c); /* configure N value */
115 i2c_reg_write(addr, 0x76, 0xff); /* clear all interrupt */
116 dp501_setbits(addr, 0x78, 0x03); /* clear all interrupt */
117 i2c_reg_write(addr, 0x75, 0xf8); /* aux channel reset */
118 i2c_reg_write(addr, 0x75, 0x00); /* clear aux channel reset */
119 i2c_reg_write(addr, 0x87, 0x7f); /* set retry counter as 7
120 retry interval 400us */
122 if (dp501_detect_cable_adapter(addr)) {
123 printf("DVI/HDMI cable adapter detected\n");
124 i2c_reg_write(addr, 0x5e, 0x04); /* enable 4 channel */
125 dp501_clrbits(addr, 0x00, 0x08); /* DVI/HDMI HDCP operation */
127 printf("no DVI/HDMI cable adapter detected\n");
128 dp501_setbits(addr, 0x00, 0x08); /* for DP HDCP operation */
130 dp501_link_training(addr);
134 void dp501_powerdown(u8 addr)
136 dp501_setbits(addr, 0x0a, 0x30); /* power down encoder, standby mode */
140 int dp501_probe(unsigned screen, bool power)
142 #ifdef CONFIG_SYS_DP501_BASE
143 uint8_t dp501_addr = dp501_base[screen];
145 uint8_t dp501_addr = DP501_I2C_ADDR;
148 #ifdef CONFIG_SYS_DP501_I2C
149 i2c_set_bus_num(dp501_i2c[screen]);
152 if (i2c_probe(dp501_addr))
155 dp501_powerup(dp501_addr);