1 // SPDX-License-Identifier: GPL-2.0+
3 * (C) Copyright 2009 Stefan Roese <sr@denx.de>, DENX Software Engineering
5 * Original Author Guenter Gebhardt
6 * Copyright (C) 2006 Micronas GmbH
13 int vct_ehci_hcd_init(u32 *hccr, u32 *hcor)
19 dcgu_set_reset_switch(DCGU_HW_MODULE_USB_24, DCGU_SWITCH_ON);
20 dcgu_set_reset_switch(DCGU_HW_MODULE_USB_60, DCGU_SWITCH_ON);
21 dcgu_set_clk_switch(DCGU_HW_MODULE_USB_24, DCGU_SWITCH_ON);
22 dcgu_set_clk_switch(DCGU_HW_MODULE_USB_PLL, DCGU_SWITCH_ON);
23 dcgu_set_reset_switch(DCGU_HW_MODULE_USB_24, DCGU_SWITCH_OFF);
25 /* Wait until (DCGU_USBPHY_STAT == 7) */
26 addr = DCGU_USBPHY_STAT(DCGU_BASE);
31 dcgu_set_clk_switch(DCGU_HW_MODULE_USB_60, DCGU_SWITCH_ON);
32 dcgu_set_reset_switch(DCGU_HW_MODULE_USB_60, DCGU_SWITCH_OFF);
34 retval = scc_reset(SCC_USB_RW, 0);
36 printf("scc_reset(SCC_USB_RW, 0) returned: 0x%x\n", retval);
39 retval = scc_reset(SCC_CPU1_SPDMA_RW, 0);
41 printf("scc_reset(SCC_CPU1_SPDMA_RW, 0) returned: 0x%x\n",
49 * For the AGU bypass, where the SCC client provides full
52 scc_set_usb_address_generation_mode(1);
53 scc_setup_dma(SCC_USB_RW, BCU_USB_BUFFER_1, DMA_LINEAR,
54 USE_NO_FH, DMA_READ, 0);
55 scc_setup_dma(SCC_CPU1_SPDMA_RW, BCU_USB_BUFFER_1, DMA_LINEAR,
56 USE_NO_FH, DMA_WRITE, 0);
57 scc_setup_dma(SCC_USB_RW, BCU_USB_BUFFER_0, DMA_LINEAR,
58 USE_NO_FH, DMA_WRITE, 0);
59 scc_setup_dma(SCC_CPU1_SPDMA_RW, BCU_USB_BUFFER_0, DMA_LINEAR,
60 USE_NO_FH, DMA_READ, 0);
62 /* Enable memory interface */
63 scc_enable(SCC_USB_RW, 1);
65 /* Start (start_cmd=0) DMAs */
66 scc_dma_cmd(SCC_USB_RW, DMA_START, 0, DMA_READ);
67 scc_dma_cmd(SCC_USB_RW, DMA_START, 0, DMA_WRITE);
69 printf("Cannot configure USB memory channel.\n");
70 printf("USB can not access RAM. SCC configuration failed.\n");
74 /* Wait a short while */
77 reg_write(USBH_BURSTSIZE(USBH_BASE), 0x00001c1c);
79 /* Set EHCI structures and DATA in RAM */
80 reg_write(USBH_USBHMISC(USBH_BASE), 0x00840003);
81 /* Set USBMODE to bigendian and set host mode */
82 reg_write(USBH_USBMODE(USBH_BASE), 0x00000007);
85 * USBH_BURSTSIZE MUST EQUAL 0x00001c1c in order for
86 * 512 byte USB transfers on the bulk pipe to work properly.
87 * Set USBH_BURSTSIZE to 0x00001c1c
89 reg_write(USBH_BURSTSIZE(USBH_BASE), 0x00001c1c);
91 /* Insert access register addresses */
92 *hccr = REG_GLOBAL_START_ADDR + USBH_CAPLENGTH(USBH_BASE);
93 *hcor = REG_GLOBAL_START_ADDR + USBH_USBCMD(USBH_BASE);