1 /*------------------------------------------------------------------------------+
2 * This source code is dual-licensed. You may use it under the terms of
3 * the GNU General Public License version 2, or under the license below.
5 * This source code has been made available to you by IBM on an AS-IS
6 * basis. Anyone receiving this source is licensed under IBM
7 * copyrights to use it in any way he or she deems fit, including
8 * copying it, modifying it, compiling it, and redistributing it either
9 * with or without modifications. No license under IBM patents or
10 * patent applications is to be implied by the copyright license.
12 * Any user of this software should understand that IBM cannot provide
13 * technical support for this software and will not be responsible for
14 * any consequences resulting from the use of this software.
16 * Any person who transfers this source code or any derivative work
17 * must include the IBM copyright notice, this paragraph, and the
18 * preceding two paragraphs in the transferred software.
20 * COPYRIGHT I B M CORPORATION 1995
21 * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
22 *-------------------------------------------------------------------------------*/
24 /*-----------------------------------------------------------------------------
25 * Function: ext_bus_cntlr_init
26 * Description: Initializes the External Bus Controller for the external
27 * peripherals. IMPORTANT: For pass1 this code must run from
28 * cache since you can not reliably change a peripheral banks
29 * timing register (pbxap) while running code from that bank.
30 * For ex., since we are running from ROM on bank 0, we can NOT
31 * execute the code that modifies bank 0 timings from ROM, so
32 * we run it from cache.
33 * Bank 0 - Flash or Multi Purpose Socket
34 * Bank 1 - Multi Purpose Socket or Flash
39 * Bank 6 - used to switch on the 12V for the Multipurpose socket
40 * Bank 7 - Config Register
41 *-----------------------------------------------------------------------------*/
42 #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
44 #include <configs/PIP405.h>
45 #include <ppc_asm.tmpl>
48 #include <asm/cache.h>
50 #include <asm/ppc4xx.h>
53 .globl ext_bus_cntlr_init
55 mflr r4 /* save link register */
56 mfdcr r3,CPC0_PSR /* get strapping reg */
57 andi. r0, r3, PSR_ROM_LOC /* mask out irrelevant bits */
58 bnelr /* jump back if PCI boot */
62 mflr r3 /* get address of ..getAddr */
63 mtlr r4 /* restore link register */
64 addi r4,0,14 /* set ctr to 14; used to prefetch */
65 mtctr r4 /* 14 cache lines to fit this function */
66 /* in cache (gives us 8x14=112 instrctns) */
68 icbt r0,r3 /* prefetch cache line for addr in r3 */
69 addi r3,r3,32 /* move to next cache line */
70 bdnz ..ebcloop /* continue for 14 cache lines */
72 /*-------------------------------------------------------------------
73 * Delay to ensure all accesses to ROM are complete before changing
75 *------------------------------------------------------------------- */
80 bdnz ..spinlp /* spin loop */
82 /*-----------------------------------------------------------------------
84 *----------------------------------------------------------------------- */
89 andi. r0, r4, 0x2000 /* mask out irrelevant bits */
90 beq 0f /* jump if 8 bit bus width */
92 /* setup 16 bit things
93 *-----------------------------------------------------------------------
94 * Memory Bank 0 (16 Bit Flash) initialization
95 *---------------------------------------------------------------------- */
99 addis r4,0,(FLASH_AP_B)@h
100 ori r4,r4,(FLASH_AP_B)@l
101 mtdcr EBC0_CFGDATA,r4
104 mtdcr EBC0_CFGADDR,r4
105 /* BS=0x010(4MB),BU=0x3(R/W), */
106 addis r4,0,(FLASH_CR_B)@h
107 ori r4,r4,(FLASH_CR_B)@l
108 mtdcr EBC0_CFGDATA,r4
112 /* 8Bit boot mode: */
113 /*-----------------------------------------------------------------------
114 * Memory Bank 0 Multi Purpose Socket initialization
115 *----------------------------------------------------------------------- */
116 /* 0x7F8FFE80 slowest boot */
118 mtdcr EBC0_CFGADDR,r4
119 addis r4,0,(MPS_AP_B)@h
120 ori r4,r4,(MPS_AP_B)@l
121 mtdcr EBC0_CFGDATA,r4
124 mtdcr EBC0_CFGADDR,r4
125 /* BS=0x010(4MB),BU=0x3(R/W), */
126 addis r4,0,(MPS_CR_B)@h
127 ori r4,r4,(MPS_CR_B)@l
128 mtdcr EBC0_CFGDATA,r4
132 /*-----------------------------------------------------------------------
133 * Memory Bank 2-3-4-5-6 (not used) initialization
134 *-----------------------------------------------------------------------*/
136 mtdcr EBC0_CFGADDR,r4
139 mtdcr EBC0_CFGDATA,r4
142 mtdcr EBC0_CFGADDR,r4
145 mtdcr EBC0_CFGDATA,r4
148 mtdcr EBC0_CFGADDR,r4
151 mtdcr EBC0_CFGDATA,r4
154 mtdcr EBC0_CFGADDR,r4
157 mtdcr EBC0_CFGDATA,r4
160 mtdcr EBC0_CFGADDR,r4
163 mtdcr EBC0_CFGDATA,r4
166 mtdcr EBC0_CFGADDR,r4
169 mtdcr EBC0_CFGDATA,r4
172 mtdcr EBC0_CFGADDR,r4
175 mtdcr EBC0_CFGDATA,r4
176 nop /* pass2 DCR errata #8 */
179 #if defined(CONFIG_BOOT_PCI)
180 .section .bootpg,"ax"
182 /*******************************************
186 /* first handle errata #68 / PCI_18 */
187 iccci r0, r0 /* invalidate I-cache */
189 mticcr r31 /* ICCR = 0 (all uncachable) */
192 mfccr0 r28 /* set CCR0[24] = 1 */
196 /* setup PMM0MA (0xEF400004) and PMM0PCIHA (0xEF40000C) */
198 addi r28, r28, 0x0004
199 stw r31, 0x0C(r28) /* clear PMM0PCIHA */
200 lis r29, 0xFFF8 /* open 512 kByte */
201 addi r29, r29, 0x0001/* and enable this region */
202 stwbrx r29, r0, r28 /* write PMM0MA */
204 lis r28, 0xEEC0 /* address of PCIC0_CFGADDR */
205 addi r29, r28, 4 /* add 4 to r29 -> PCIC0_CFGDATA */
207 lis r31, 0x8000 /* set en bit bus 0 */
208 ori r31, r31, 0x304C/* device 6 func 0 reg 4C (XBCS register) */
209 stwbrx r31, r0, r28 /* write it */
211 lwbrx r31, r0, r29 /* load XBCS register */
212 oris r31, r31, 0x02C4/* clear BIOSCS WPE, set lower, extended and 1M extended BIOS enable */
213 stwbrx r31, r0, r29 /* write back XBCS register */
217 b _start /* normal start */