2 * board/renesas/porter/porter.c
4 * Copyright (C) 2015 Renesas Electronics Corporation
5 * Copyright (C) 2015 Cogent Embedded, Inc.
7 * SPDX-License-Identifier: GPL-2.0
13 #include <dm/platform_data/serial_sh.h>
14 #include <asm/processor.h>
15 #include <asm/mach-types.h>
17 #include <linux/errno.h>
18 #include <asm/arch/sys_proto.h>
20 #include <asm/arch/rmobile.h>
21 #include <asm/arch/rcar-mstp.h>
22 #include <asm/arch/sh_sdhi.h>
29 DECLARE_GLOBAL_DATA_PTR;
31 #define CLK2MHZ(clk) (clk / 1000 / 1000)
34 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
35 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
39 writel(0xA5A5A500, &rwdt->rwtcsra);
40 writel(0xA5A5A500, &swdt->swtcsra);
42 /* CPU frequency setting. Set to 1.5GHz */
43 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
44 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
50 #define TMU0_MSTP125 BIT(25)
52 #define SD2CKCR 0xE615026C
53 #define SD_97500KHZ 0x7
55 int board_early_init_f(void)
57 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60 * SD0 clock is set to 97.5MHz by default.
61 * Set SD2 to the 97.5MHz as well.
63 writel(SD_97500KHZ, SD2CKCR);
68 #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
72 /* adress of boot parameters */
73 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
75 /* Force ethernet PHY out of reset */
76 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
77 gpio_direction_output(ETHERNET_PHY_RESET, 0);
79 gpio_direction_output(ETHERNET_PHY_RESET, 1);
86 if (fdtdec_setup_memory_size() != 0)
92 int dram_init_banksize(void)
94 fdtdec_setup_memory_banksize();
99 /* porter has KSZ8041RNLI */
100 #define PHY_CONTROL1 0x1E
101 #define PHY_LED_MODE 0xC0000
102 #define PHY_LED_MODE_ACK 0x4000
103 int board_phy_config(struct phy_device *phydev)
105 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
106 ret &= ~PHY_LED_MODE;
107 ret |= PHY_LED_MODE_ACK;
108 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
113 const struct rmobile_sysinfo sysinfo = {
114 CONFIG_ARCH_RMOBILE_BOARD_STRING
117 void reset_cpu(ulong addr)
120 const u8 pmic_bus = 6;
121 const u8 pmic_addr = 0x5a;
125 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
129 ret = dm_i2c_read(dev, 0x13, &data, 1);
135 ret = dm_i2c_write(dev, 0x13, &data, 1);