2 * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
9 * Some board init for the Allwinner A10-evb board.
11 * SPDX-License-Identifier: GPL-2.0+
17 #include <asm/arch/clock.h>
18 #include <asm/arch/cpu.h>
19 #include <asm/arch/display.h>
20 #include <asm/arch/dram.h>
21 #include <asm/arch/gpio.h>
22 #include <asm/arch/mmc.h>
23 #include <asm/arch/spl.h>
24 #include <asm/arch/usb_phy.h>
26 #include <asm/armv7.h>
30 #include <environment.h>
36 #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
37 /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
38 int soft_i2c_gpio_sda;
39 int soft_i2c_gpio_scl;
41 static int soft_i2c_board_init(void)
45 soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
46 if (soft_i2c_gpio_sda < 0) {
47 printf("Error invalid soft i2c sda pin: '%s', err %d\n",
48 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
49 return soft_i2c_gpio_sda;
51 ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
53 printf("Error requesting soft i2c sda pin: '%s', err %d\n",
54 CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
58 soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
59 if (soft_i2c_gpio_scl < 0) {
60 printf("Error invalid soft i2c scl pin: '%s', err %d\n",
61 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
62 return soft_i2c_gpio_scl;
64 ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
66 printf("Error requesting soft i2c scl pin: '%s', err %d\n",
67 CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
74 static int soft_i2c_board_init(void) { return 0; }
77 DECLARE_GLOBAL_DATA_PTR;
79 /* add board specific code here */
82 __maybe_unused int id_pfr1, ret;
84 gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
87 asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
88 debug("id_pfr1: 0x%08x\n", id_pfr1);
89 /* Generic Timer Extension available? */
90 if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
93 debug("Setting CNTFRQ\n");
96 * CNTFRQ is a secure register, so we will crash if we try to
97 * write this from the non-secure world (read is OK, though).
98 * In case some bootcode has already set the correct value,
99 * we avoid the risk of writing to it.
101 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
102 if (freq != CONFIG_TIMER_CLK_FREQ) {
103 debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
104 freq, CONFIG_TIMER_CLK_FREQ);
105 #ifdef CONFIG_NON_SECURE
106 printf("arch timer frequency is wrong, but cannot adjust it\n");
108 asm volatile("mcr p15, 0, %0, c14, c0, 0"
109 : : "r"(CONFIG_TIMER_CLK_FREQ));
113 #endif /* !CONFIG_ARM64 */
115 ret = axp_gpio_init();
119 #ifdef CONFIG_SATAPWR
120 gpio_request(CONFIG_SATAPWR, "satapwr");
121 gpio_direction_output(CONFIG_SATAPWR, 1);
124 gpio_request(CONFIG_MACPWR, "macpwr");
125 gpio_direction_output(CONFIG_MACPWR, 1);
128 /* Uses dm gpio code so do this here and not in i2c_init_board() */
129 return soft_i2c_board_init();
134 gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
139 #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
140 static void nand_pinmux_setup(void)
144 for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
145 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
147 #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
148 for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
149 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
151 /* sun4i / sun7i do have a PC23, but it is not used for nand,
152 * only sun7i has a PC24 */
153 #ifdef CONFIG_MACH_SUN7I
154 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
158 static void nand_clock_setup(void)
160 struct sunxi_ccm_reg *const ccm =
161 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
163 setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
164 #ifdef CONFIG_MACH_SUN9I
165 setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
167 setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
169 setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
172 void board_nand_init(void)
179 #ifdef CONFIG_GENERIC_MMC
180 static void mmc_pinmux_setup(int sdc)
183 __maybe_unused int pins;
188 for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
189 sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
190 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
191 sunxi_gpio_set_drv(pin, 2);
196 pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
198 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
199 if (pins == SUNXI_GPIO_H) {
200 /* SDC1: PH22-PH-27 */
201 for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
202 sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
203 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
204 sunxi_gpio_set_drv(pin, 2);
208 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
209 sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
210 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
211 sunxi_gpio_set_drv(pin, 2);
214 #elif defined(CONFIG_MACH_SUN5I)
216 for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
217 sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
218 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
219 sunxi_gpio_set_drv(pin, 2);
221 #elif defined(CONFIG_MACH_SUN6I)
223 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
224 sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
225 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
226 sunxi_gpio_set_drv(pin, 2);
228 #elif defined(CONFIG_MACH_SUN8I)
229 if (pins == SUNXI_GPIO_D) {
231 for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
232 sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
233 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
234 sunxi_gpio_set_drv(pin, 2);
238 for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
239 sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
240 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
241 sunxi_gpio_set_drv(pin, 2);
248 pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
250 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
252 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
253 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
254 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
255 sunxi_gpio_set_drv(pin, 2);
257 #elif defined(CONFIG_MACH_SUN5I)
258 if (pins == SUNXI_GPIO_E) {
260 for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
261 sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
262 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
263 sunxi_gpio_set_drv(pin, 2);
267 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
268 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
269 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
270 sunxi_gpio_set_drv(pin, 2);
273 #elif defined(CONFIG_MACH_SUN6I)
274 if (pins == SUNXI_GPIO_A) {
276 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
277 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
278 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
279 sunxi_gpio_set_drv(pin, 2);
282 /* SDC2: PC6-PC15, PC24 */
283 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
284 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
285 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
286 sunxi_gpio_set_drv(pin, 2);
289 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
290 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
291 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
293 #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
294 /* SDC2: PC5-PC6, PC8-PC16 */
295 for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
296 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
297 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
298 sunxi_gpio_set_drv(pin, 2);
301 for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
302 sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
303 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
304 sunxi_gpio_set_drv(pin, 2);
310 pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
312 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
314 for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
315 sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
316 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
317 sunxi_gpio_set_drv(pin, 2);
319 #elif defined(CONFIG_MACH_SUN6I)
320 if (pins == SUNXI_GPIO_A) {
322 for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
323 sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
324 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
325 sunxi_gpio_set_drv(pin, 2);
328 /* SDC3: PC6-PC15, PC24 */
329 for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
330 sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
331 sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
332 sunxi_gpio_set_drv(pin, 2);
335 sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
336 sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
337 sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
343 printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
348 int board_mmc_init(bd_t *bis)
350 __maybe_unused struct mmc *mmc0, *mmc1;
351 __maybe_unused char buf[512];
353 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
354 mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
358 #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
359 mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
360 mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
365 #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
367 * On systems with an emmc (mmc2), figure out if we are booting from
368 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
369 * are searched there first. Note we only do this for u-boot proper,
370 * not for the SPL, see spl_boot_device().
372 if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
373 /* Booting from emmc / mmc2, swap */
374 mmc0->block_dev.devnum = 1;
375 mmc1->block_dev.devnum = 0;
383 void i2c_init_board(void)
385 #ifdef CONFIG_I2C0_ENABLE
386 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
387 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
388 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
389 clock_twi_onoff(0, 1);
390 #elif defined(CONFIG_MACH_SUN6I)
391 sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
392 sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
393 clock_twi_onoff(0, 1);
394 #elif defined(CONFIG_MACH_SUN8I)
395 sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
396 sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
397 clock_twi_onoff(0, 1);
401 #ifdef CONFIG_I2C1_ENABLE
402 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
403 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
404 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
405 clock_twi_onoff(1, 1);
406 #elif defined(CONFIG_MACH_SUN5I)
407 sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
408 sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
409 clock_twi_onoff(1, 1);
410 #elif defined(CONFIG_MACH_SUN6I)
411 sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
412 sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
413 clock_twi_onoff(1, 1);
414 #elif defined(CONFIG_MACH_SUN8I)
415 sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
416 sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
417 clock_twi_onoff(1, 1);
421 #ifdef CONFIG_I2C2_ENABLE
422 #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
423 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
424 sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
425 clock_twi_onoff(2, 1);
426 #elif defined(CONFIG_MACH_SUN5I)
427 sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
428 sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
429 clock_twi_onoff(2, 1);
430 #elif defined(CONFIG_MACH_SUN6I)
431 sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
432 sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
433 clock_twi_onoff(2, 1);
434 #elif defined(CONFIG_MACH_SUN8I)
435 sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
436 sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
437 clock_twi_onoff(2, 1);
441 #ifdef CONFIG_I2C3_ENABLE
442 #if defined(CONFIG_MACH_SUN6I)
443 sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
444 sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
445 clock_twi_onoff(3, 1);
446 #elif defined(CONFIG_MACH_SUN7I)
447 sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
448 sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
449 clock_twi_onoff(3, 1);
453 #ifdef CONFIG_I2C4_ENABLE
454 #if defined(CONFIG_MACH_SUN7I)
455 sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
456 sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
457 clock_twi_onoff(4, 1);
461 #ifdef CONFIG_R_I2C_ENABLE
462 clock_twi_onoff(5, 1);
463 sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
464 sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
468 #ifdef CONFIG_SPL_BUILD
469 void sunxi_board_init(void)
471 int power_failed = 0;
472 unsigned long ramsize;
474 #ifdef CONFIG_SY8106A_POWER
475 power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
478 #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
479 defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
480 defined CONFIG_AXP818_POWER
481 power_failed = axp_init();
483 #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
484 defined CONFIG_AXP818_POWER
485 power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
487 power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
488 power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
489 #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
490 power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
492 #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
493 defined CONFIG_AXP818_POWER
494 power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
497 #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
498 defined CONFIG_AXP818_POWER
499 power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
501 power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
502 #if !defined(CONFIG_AXP152_POWER)
503 power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
505 #ifdef CONFIG_AXP209_POWER
506 power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
509 #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
510 defined(CONFIG_AXP818_POWER)
511 power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
512 power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
513 #if !defined CONFIG_AXP809_POWER
514 power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
515 power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
517 power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
518 power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
519 power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
522 #ifdef CONFIG_AXP818_POWER
523 power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
524 power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
525 power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
528 #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
529 power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
533 ramsize = sunxi_dram_init();
534 printf(" %d MiB\n", (int)(ramsize >> 20));
539 * Only clock up the CPU to full speed if we are reasonably
540 * assured it's being powered with suitable core voltage
543 clock_set_pll1(CONFIG_SYS_CLK_FREQ);
545 printf("Failed to set core voltage! Can't set CPU frequency\n");
549 #ifdef CONFIG_USB_GADGET
550 int g_dnl_board_usb_cable_connected(void)
552 return sunxi_usb_phy_vbus_detect(0);
556 #ifdef CONFIG_SERIAL_TAG
557 void get_board_serial(struct tag_serialnr *serialnr)
560 unsigned long long serial;
562 serial_string = getenv("serial#");
565 serial = simple_strtoull(serial_string, NULL, 16);
567 serialnr->high = (unsigned int) (serial >> 32);
568 serialnr->low = (unsigned int) (serial & 0xffffffff);
577 * Check the SPL header for the "sunxi" variant. If found: parse values
578 * that might have been passed by the loader ("fel" utility), and update
579 * the environment accordingly.
581 static void parse_spl_header(const uint32_t spl_addr)
583 struct boot_file_head *spl = (void *)(ulong)spl_addr;
584 if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
585 return; /* signature mismatch, no usable header */
587 uint8_t spl_header_version = spl->spl_signature[3];
588 if (spl_header_version != SPL_HEADER_VERSION) {
589 printf("sunxi SPL version mismatch: expected %u, got %u\n",
590 SPL_HEADER_VERSION, spl_header_version);
593 if (!spl->fel_script_address)
596 if (spl->fel_uEnv_length != 0) {
598 * data is expected in uEnv.txt compatible format, so "env
599 * import -t" the string(s) at fel_script_address right away.
601 himport_r(&env_htab, (char *)spl->fel_script_address,
602 spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
605 /* otherwise assume .scr format (mkimage-type script) */
606 setenv_hex("fel_scriptaddr", spl->fel_script_address);
610 * Note this function gets called multiple times.
611 * It must not make any changes to env variables which already exist.
613 static void setup_environment(const void *fdt)
615 char serial_string[17] = { 0 };
621 ret = sunxi_get_sid(sid);
622 if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
623 for (i = 0; i < 4; i++) {
624 sprintf(ethaddr, "ethernet%d", i);
625 if (!fdt_get_alias(fdt, ethaddr))
629 strcpy(ethaddr, "ethaddr");
631 sprintf(ethaddr, "eth%daddr", i);
636 /* Non OUI / registered MAC address */
637 mac_addr[0] = (i << 4) | 0x02;
638 mac_addr[1] = (sid[0] >> 0) & 0xff;
639 mac_addr[2] = (sid[3] >> 24) & 0xff;
640 mac_addr[3] = (sid[3] >> 16) & 0xff;
641 mac_addr[4] = (sid[3] >> 8) & 0xff;
642 mac_addr[5] = (sid[3] >> 0) & 0xff;
644 eth_setenv_enetaddr(ethaddr, mac_addr);
647 if (!getenv("serial#")) {
648 snprintf(serial_string, sizeof(serial_string),
649 "%08x%08x", sid[0], sid[3]);
651 setenv("serial#", serial_string);
656 int misc_init_r(void)
658 __maybe_unused int ret;
660 setenv("fel_booted", NULL);
661 setenv("fel_scriptaddr", NULL);
662 /* determine if we are running in FEL mode */
663 if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
664 setenv("fel_booted", "1");
665 parse_spl_header(SPL_ADDR);
668 setup_environment(gd->fdt_blob);
670 #ifndef CONFIG_MACH_SUN9I
671 ret = sunxi_usb_phy_probe();
675 sunxi_musb_board_init();
680 int ft_board_setup(void *blob, bd_t *bd)
682 int __maybe_unused r;
685 * Call setup_environment again in case the boot fdt has
686 * ethernet aliases the u-boot copy does not have.
688 setup_environment(blob);
690 #ifdef CONFIG_VIDEO_DT_SIMPLEFB
691 r = sunxi_simplefb_setup(blob);