2 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
4 * SPDX-License-Identifier: GPL-2.0+
13 #include <asm/arch/hardware.h>
14 #include <asm/arch/sys_proto.h>
16 DECLARE_GLOBAL_DATA_PTR;
18 #if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
19 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
20 static xilinx_desc fpga;
22 /* It can be done differently */
23 static xilinx_desc fpga010 = XILINX_XC7Z010_DESC(0x10);
24 static xilinx_desc fpga015 = XILINX_XC7Z015_DESC(0x15);
25 static xilinx_desc fpga020 = XILINX_XC7Z020_DESC(0x20);
26 static xilinx_desc fpga030 = XILINX_XC7Z030_DESC(0x30);
27 static xilinx_desc fpga045 = XILINX_XC7Z045_DESC(0x45);
28 static xilinx_desc fpga100 = XILINX_XC7Z100_DESC(0x100);
33 #if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
34 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
37 idcode = zynq_slcr_get_idcode();
40 case XILINX_ZYNQ_7010:
43 case XILINX_ZYNQ_7015:
46 case XILINX_ZYNQ_7020:
49 case XILINX_ZYNQ_7030:
52 case XILINX_ZYNQ_7045:
55 case XILINX_ZYNQ_7100:
61 #if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
62 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
64 fpga_add(fpga_xilinx, &fpga);
70 int board_late_init(void)
72 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
74 setenv("modeboot", "norboot");
77 setenv("modeboot", "sdboot");
80 setenv("modeboot", "jtagboot");
83 setenv("modeboot", "");
90 int board_eth_init(bd_t *bis)
94 #ifdef CONFIG_XILINX_AXIEMAC
95 ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR,
96 XILINX_AXIDMA_BASEADDR);
98 #ifdef CONFIG_XILINX_EMACLITE
101 # ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
104 # ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
107 ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR,
111 #if defined(CONFIG_ZYNQ_GEM)
112 # if defined(CONFIG_ZYNQ_GEM0)
113 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
114 CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
116 # if defined(CONFIG_ZYNQ_GEM1)
117 ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
118 CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
124 #ifdef CONFIG_CMD_MMC
125 int board_mmc_init(bd_t *bd)
129 #if defined(CONFIG_ZYNQ_SDHCI)
130 # if defined(CONFIG_ZYNQ_SDHCI0)
131 ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
133 # if defined(CONFIG_ZYNQ_SDHCI1)
134 ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
143 #ifdef CONFIG_OF_CONTROL
147 const void *blob = gd->fdt_blob;
149 node = fdt_node_offset_by_prop_value(blob, -1, "device_type",
151 if (node == -FDT_ERR_NOTFOUND) {
152 debug("ZYNQ DRAM: Can't get memory node\n");
155 addr = fdtdec_get_addr_size(blob, node, "reg", &size);
156 if (addr == FDT_ADDR_T_NONE || size == 0) {
157 debug("ZYNQ DRAM: Can't get base address or size\n");
162 gd->ram_size = CONFIG_SYS_SDRAM_SIZE;