2 * Copyright (C) 2003 Josef Baumgartner <josef.baumgartner@telex.de>
3 * Based on code from Bernhard Kuhn <bkuhn@metrowerks.com>
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #ifndef CONFIG_IDENT_STRING
28 #define CONFIG_IDENT_STRING ""
37 move.w #0x2700,%sr; /* disable intrs */ \
38 subl #60,%sp; /* space for 15 regs */ \
39 moveml %d0-%d7/%a0-%a6,%sp@; \
42 moveml %sp@,%d0-%d7/%a0-%a6; \
43 addl #60,%sp; /* space for 15 regs */ \
46 /* If we come from a pre-loader we don't need an initial exception
49 #if !defined(CONFIG_MONITOR_IS_IN_RAM)
53 * Vector table. This is used for initial platform startup.
54 * These vectors are to catch any un-intended traps.
59 .long 0x00000000, _START
61 .long 0x00000000, 0x400 /* Flash offset is 0 until we setup CS0 */
63 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
64 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
65 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
66 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
67 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
68 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
69 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
70 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
72 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
73 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
74 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
75 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
76 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
77 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
78 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
79 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
81 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
82 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
83 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
84 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
85 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
86 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
87 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
88 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
90 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
91 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
92 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
93 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
94 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
95 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
96 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
97 .long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
109 /* if we come from a pre-loader we have no exception table and
110 * therefore no VBR to set
112 #if !defined(CONFIG_MONITOR_IS_IN_RAM)
113 move.l #CFG_FLASH_BASE, %d0
117 #if defined(CONFIG_M5272) || defined(CONFIG_M5249)
118 move.l #(CFG_MBAR + 1), %d0 /* set MBAR address + valid flag */
121 /*** The 5249 has MBAR2 as well ***/
123 move.l #(CFG_MBAR2 + 1), %d0 /* Get MBAR2 address */
124 movec %d0, #0xc0e /* Set MBAR2 */
127 move.l #(CFG_INIT_RAM_ADDR + 1), %d0
129 #endif /* #if defined(CONFIG_M5272) || defined(CONFIG_M5249) */
131 #if defined(CONFIG_M5282) || defined(CONFIG_M5271)
132 /* Initialize IPSBAR */
133 move.l #(CFG_MBAR + 1), %d0 /* set IPSBAR address + valid flag */
134 move.l %d0, 0x40000000
137 /* Initialize FLASHBAR: locate internal Flash and validate it */
138 move.l #(CFG_INT_FLASH_BASE + 0x21), %d0
142 /* Initialize RAMBAR1: locate SRAM and validate it */
143 move.l #(CFG_INIT_RAM_ADDR + 0x21), %d0
146 move.l #(_flash_setup-CFG_FLASH_BASE), %a0
147 move.l #(_flash_setup_end-CFG_FLASH_BASE), %a1
148 move.l #(CFG_INIT_RAM_ADDR), %a2
150 move.l (%a0)+, (%a2)+
155 jmp CFG_INIT_RAM_ADDR
160 /* invalidate and disable cache */
161 move.l #0x01000000, %d0 /* Invalidate cache cmd */
162 movec %d0, %CACR /* Invalidate cache */
168 /* set stackpointer to end of internal ram to get some stackspace for the first c-code */
169 move.l #(CFG_INIT_RAM_ADDR + CFG_INIT_SP_OFFSET), %sp
172 move.l #__got_start, %a5 /* put relocation table address to a5 */
174 bsr cpu_init_f /* run low-level CPU init code (from flash) */
175 bsr board_init_f /* run low-level board init code (from flash) */
177 /* board_init_f() does not return
179 /*------------------------------------------------------------------------------*/
184 move.w %d0, 0x40000080
186 move.w %d0, 0x4000008A
187 move.l #0x3f0001, %d0
188 move.l %d0, 0x40000084
189 jmp _after_flash_copy.L
194 * void relocate_code (addr_sp, gd, addr_moni)
196 * This "function" does not return, instead it continues in RAM
197 * after relocating the monitor code.
201 * r5 = length in bytes
207 move.l 8(%a6), %sp /* set new stack pointer */
209 move.l 12(%a6), %d0 /* Save copy of Global Data pointer */
210 move.l 16(%a6), %a0 /* Save copy of Destination Address */
212 move.l #CFG_MONITOR_BASE, %a1
213 move.l #__init_end, %a2
216 /* copy the code to RAM */
218 move.l (%a1)+, (%a3)+
223 * We are done. Do not return, instead branch to second part of board
224 * initialization, now running from RAM.
227 add.l #(in_ram - CFG_MONITOR_BASE), %a1
234 * Now clear BSS segment
237 add.l #(_sbss - CFG_MONITOR_BASE),%a1
239 add.l #(_ebss - CFG_MONITOR_BASE),%d1
246 * fix got table in RAM
249 add.l #(__got_start - CFG_MONITOR_BASE),%a1
250 move.l %a1,%a5 /* * fix got pointer register a5 */
253 add.l #(__got_end - CFG_MONITOR_BASE),%a2
263 /* calculate relative jump to board_init_r in ram */
265 add.l #(board_init_r - CFG_MONITOR_BASE), %a1
267 /* set parameters for board_init_r */
268 move.l %a0,-(%sp) /* dest_addr */
269 move.l %d0,-(%sp) /* gd */
272 /*------------------------------------------------------------------------------*/
294 /*------------------------------------------------------------------------------*/
295 /* cache functions */
299 move.l #0x01000000, %d0 /* Invalidate cache cmd */
300 movec %d0, %CACR /* Invalidate cache */
301 move.l #0x0000c000, %d0 /* Setup cache mask */
302 movec %d0, %ACR0 /* Enable cache */
303 move.l #0xff00c000, %d0 /* Setup cache mask */
304 movec %d0, %ACR1 /* Enable cache */
305 move.l #0x80000100, %d0 /* Setup cache mask */
306 movec %d0, %CACR /* Enable cache */
308 move.l %d0, icache_state
315 move.l #0x01000000, %d0 /* Invalidate cache cmd */
316 movec %d0, %CACR /* Invalidate cache */
317 move.l #0x0000c000, %d0 /* Setup cache mask */
318 movec %d0, %ACR0 /* Enable cache */
319 move.l #0xff00c000, %d0 /* Setup cache mask */
320 movec %d0, %ACR1 /* Enable cache */
321 move.l #0x80400100, %d0 /* Setup cache mask, data cache disabel*/
322 movec %d0, %CACR /* Enable cache */
324 move.l %d0, icache_state
332 * Note: The 5249 Documentation doesn't give a bit position for CINV!
333 * From the 5272 and the 5307 documentation, I have deduced that it is
334 * probably CACR[24]. Should someone say something to Motorola?
337 move.l #0x01000000, %d0 /* Invalidate whole cache */
339 move.l #0xff00c000, %d0 /* Set FLASH cachable: always match (SM=0b10) */
341 move.l #0x0000c000, %d0 /* Set SDRAM cachable: always match (SM=0b10) */
343 move.l #0x90000200, %d0 /* Set cache enable cmd */
346 move.l %d0, icache_state
350 .globl icache_disable
352 move.l #0x00000100, %d0 /* Setup cache mask */
353 movec %d0, %CACR /* Enable cache */
354 clr.l %d0 /* Setup cache mask */
355 movec %d0, %ACR0 /* Enable cache */
356 movec %d0, %ACR1 /* Enable cache */
358 move.l %d0, icache_state
363 move.l icache_state, %d0
371 /*------------------------------------------------------------------------------*/
373 .globl version_string
375 .ascii U_BOOT_VERSION
376 .ascii " (", __DATE__, " - ", __TIME__, ")"
377 .ascii CONFIG_IDENT_STRING, "\0"