2 * Copyright 2007 Freescale Semiconductor, Inc.
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #include <fdt_support.h>
29 #include <asm/processor.h>
31 extern void ft_qe_setup(void *blob);
33 DECLARE_GLOBAL_DATA_PTR;
35 void ft_cpu_setup(void *blob, bd_t *bd)
37 immap_t *immr = (immap_t *)CFG_IMMR;
38 int spridr = immr->sysconf.spridr;
41 * delete crypto node if not on an E-processor
42 * initial revisions of the MPC834xE/6xE have the original SEC 2.0.
43 * EA revisions got the SEC uprevved to 2.4 but since the default device
44 * tree contains SEC 2.0 properties we uprev them here.
46 if (!IS_E_PROCESSOR(spridr))
47 fdt_fixup_crypto_node(blob, 0);
48 else if (IS_E_PROCESSOR(spridr) &&
49 (SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
50 SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
51 REVID_MAJOR(spridr) >= 2)
52 fdt_fixup_crypto_node(blob, 0x0204);
54 #if defined(CONFIG_HAS_ETH0) || defined(CONFIG_HAS_ETH1) ||\
55 defined(CONFIG_HAS_ETH2) || defined(CONFIG_HAS_ETH3)
56 fdt_fixup_ethernet(blob);
59 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
60 "timebase-frequency", (bd->bi_busfreq / 4), 1);
61 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
62 "bus-frequency", bd->bi_busfreq, 1);
63 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
64 "clock-frequency", gd->core_clk, 1);
65 do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
66 "bus-frequency", bd->bi_busfreq, 1);
67 do_fixup_by_compat_u32(blob, "fsl,soc",
68 "bus-frequency", bd->bi_busfreq, 1);
69 do_fixup_by_compat_u32(blob, "fsl,soc",
70 "clock-frequency", bd->bi_busfreq, 1);
71 do_fixup_by_compat_u32(blob, "fsl,immr",
72 "bus-frequency", bd->bi_busfreq, 1);
73 do_fixup_by_compat_u32(blob, "fsl,immr",
74 "clock-frequency", bd->bi_busfreq, 1);
80 do_fixup_by_compat_u32(blob, "ns16550",
81 "clock-frequency", CFG_NS16550_CLK, 1);
84 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);