2 * Adapted for Motorola MPC8560 chips
3 * Xianghua Xiao <x.xiao@motorola.com>
5 * This file is based on "arch/ppc/8260_io/commproc.c" - here is it's
8 * General Purpose functions for the global management of the
9 * 8220 Communication Processor Module.
10 * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
11 * Copyright (c) 2000 MontaVista Software, Inc (source@mvista.com)
13 * Copyright (c) 2003 Motorola,Inc.
15 * In addition to the individual control of the communication
16 * channels, there are a few functions that globally affect the
17 * communication processor.
19 * Buffer descriptors must be allocated from the dual ported memory
20 * space. The allocator for that is here. When the communication
21 * process is reset, we reclaim the memory available. There is
22 * currently no deallocator for this memory.
25 #include <asm/cpm_85xx.h>
27 DECLARE_GLOBAL_DATA_PTR;
29 #if defined(CONFIG_CPM2)
31 * because we have stack and init data in dual port ram
32 * we must reduce the size
34 #undef CPM_DATAONLY_SIZE
35 #define CPM_DATAONLY_SIZE ((uint)(8 * 1024) - CPM_DATAONLY_BASE)
40 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR;
43 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
45 /* Reclaim the DP memory for our use.
47 gd->dp_alloc_base = CPM_DATAONLY_BASE;
48 gd->dp_alloc_top = gd->dp_alloc_base + CPM_DATAONLY_SIZE;
53 cpm->im_cpm_cp.cpcr = CPM_CR_RST;
55 do { /* Spin until command processed */
56 __asm__ __volatile__ ("eieio");
57 } while ((cpm->im_cpm_cp.cpcr & CPM_CR_FLG) && ++count < 1000000);
60 /* Allocate some memory from the dual ported ram.
61 * To help protocols with object alignment restrictions, we do that
65 m8560_cpm_dpalloc(uint size, uint align)
67 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR;
72 align_mask = align - 1;
73 savebase = gd->dp_alloc_base;
75 if ((off = (gd->dp_alloc_base & align_mask)) != 0)
76 gd->dp_alloc_base += (align - off);
78 if ((off = size & align_mask) != 0)
81 if ((gd->dp_alloc_base + size) >= gd->dp_alloc_top) {
82 gd->dp_alloc_base = savebase;
83 panic("m8560_cpm_dpalloc: ran out of dual port ram!");
86 retloc = gd->dp_alloc_base;
87 gd->dp_alloc_base += size;
89 memset((void *)&(cpm->im_dprambase[retloc]), 0, size);
94 /* We also own one page of host buffer space for the allocation of
95 * UART "fifos" and the like.
98 m8560_cpm_hostalloc(uint size, uint align)
100 /* the host might not even have RAM yet - just use dual port RAM */
101 return (m8560_cpm_dpalloc(size, align));
104 /* Set a baud rate generator. This needs lots of work. There are
105 * eight BRGs, which can be connected to the CPM channels or output
106 * as clocks. The BRGs are in two different block of internal
107 * memory mapped space.
108 * The baud rate clock is the system clock divided by something.
109 * It was set up long ago during the initial boot phase and is
111 * Baud rate clocks are zero-based in the driver code (as that maps
112 * to port numbers). Documentation uses 1-based numbering.
114 #define BRG_INT_CLK gd->brg_clk
115 #define BRG_UART_CLK ((BRG_INT_CLK + 15) / 16)
117 /* This function is used by UARTS, or anything else that uses a 16x
121 m8560_cpm_setbrg(uint brg, uint rate)
123 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR;
126 /* This is good enough to get SMCs running.....
129 bp = (uint *)&(cpm->im_cpm_brg1.brgc1);
132 bp = (uint *)&(cpm->im_cpm_brg2.brgc5);
136 *bp = (((((BRG_UART_CLK+rate-1)/rate)-1)&0xfff)<<1)|CPM_BRG_EN;
139 /* This function is used to set high speed synchronous baud rate
143 m8560_cpm_fastbrg(uint brg, uint rate, int div16)
145 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR;
148 /* This is good enough to get SMCs running.....
151 bp = (uint *)&(cpm->im_cpm_brg1.brgc1);
154 bp = (uint *)&(cpm->im_cpm_brg2.brgc5);
158 *bp = (((((BRG_INT_CLK+rate-1)/rate)-1)&0xfff)<<1)|CPM_BRG_EN;
160 *bp |= CPM_BRG_DIV16;
163 /* This function is used to set baud rate generators using an external
164 * clock source and 16x oversampling.
168 m8560_cpm_extcbrg(uint brg, uint rate, uint extclk, int pinsel)
170 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR;
174 bp = (uint *)&(cpm->im_cpm_brg1.brgc1);
177 bp = (uint *)&(cpm->im_cpm_brg2.brgc5);
181 *bp = ((((((extclk/16)+rate-1)/rate)-1)&0xfff)<<1)|CPM_BRG_EN;
183 *bp |= CPM_BRG_EXTC_CLK3_9;
185 *bp |= CPM_BRG_EXTC_CLK5_15;
190 void post_word_store (ulong a)
192 volatile ulong *save_addr =
193 (volatile ulong *)(CFG_IMMR + CPM_POST_WORD_ADDR);
198 ulong post_word_load (void)
200 volatile ulong *save_addr =
201 (volatile ulong *)(CFG_IMMR + CPM_POST_WORD_ADDR);
206 #endif /* CONFIG_POST */
208 #endif /* CONFIG_CPM2 */