2 * Copyright 2006,2009 Freescale Semiconductor, Inc.
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #include <asm/cache.h>
31 #include <asm/fsl_law.h>
33 DECLARE_GLOBAL_DATA_PTR;
36 * Default board reset function
43 void board_reset(void) __attribute__((weak, alias("__board_reset")));
53 char buf1[32], buf2[32];
54 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
55 volatile ccsr_gur_t *gur = &immap->im_gur;
57 uint msscr0 = mfspr(MSSCR0);
60 ver = SVR_SOC_VER(svr);
73 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
77 ver = PVR_E600_VER(pvr);
78 major = PVR_E600_MAJ(pvr);
79 minor = PVR_E600_MIN(pvr);
81 printf("E600 Core %d", (msscr0 & 0x20) ? 1 : 0 );
82 if (gur->pordevsr & MPC86xx_PORDEVSR_CORE1TE)
83 puts("\n Core1Translation Enabled");
84 debug(" (MSSCR0=%x, PORDEVSR=%x)", msscr0, gur->pordevsr);
86 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
88 get_sys_info(&sysinfo);
90 puts("Clock Configuration:\n");
91 printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freqProcessor));
92 printf("MPX:%-4s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
93 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
94 strmhz(buf1, sysinfo.freqSystemBus / 2),
95 strmhz(buf2, sysinfo.freqSystemBus));
97 if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
98 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
100 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
101 sysinfo.freqLocalBus);
104 puts("L1: D-cache 32 KB enabled\n");
105 puts(" I-cache 32 KB enabled\n");
108 if (get_l2cr() & 0x80000000) {
109 #if defined(CONFIG_MPC8610)
111 #elif defined(CONFIG_MPC8641)
114 puts(" KB enabled\n");
124 do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
126 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
127 volatile ccsr_gur_t *gur = &immap->im_gur;
129 /* Attempt board-specific reset */
132 /* Next try asserting HRESET_REQ */
133 out_be32(&gur->rstcr, MPC86xx_RSTCR_HRST_REQ);
141 * Get timebase clock frequency
148 get_sys_info(&sys_info);
149 return (sys_info.freqSystemBus + 3L) / 4L;
153 #if defined(CONFIG_WATCHDOG)
157 #if defined(CONFIG_MPC8610)
159 * This actually feed the hard enabled watchdog.
161 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
162 volatile ccsr_wdt_t *wdt = &immap->im_wdt;
163 volatile ccsr_gur_t *gur = &immap->im_gur;
164 u32 tmp = gur->pordevsr;
172 #endif /* CONFIG_WATCHDOG */
175 * Print out the state of various machine registers.
176 * Currently prints out LAWs, BR0/OR0, and BATs
178 void mpc86xx_reginfo(void)
180 immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
181 ccsr_lbc_t *lbc = &immap->im_lbc;
186 printf ("Local Bus Controller Registers\n"
187 "\tBR0\t0x%08X\tOR0\t0x%08X \n", in_be32(&lbc->br0), in_be32(&lbc->or0));
188 printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", in_be32(&lbc->br1), in_be32(&lbc->or1));
189 printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", in_be32(&lbc->br2), in_be32(&lbc->or2));
190 printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", in_be32(&lbc->br3), in_be32(&lbc->or3));
191 printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", in_be32(&lbc->br4), in_be32(&lbc->or4));
192 printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", in_be32(&lbc->br5), in_be32(&lbc->or5));
193 printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", in_be32(&lbc->br6), in_be32(&lbc->or6));
194 printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", in_be32(&lbc->br7), in_be32(&lbc->or7));