4 * Copyright (C) 2016 Xilinx, Inc.
6 * SPDX-License-Identifier: GPL-2.0+
10 #include <linux/bitops.h>
11 #include <clk-uclass.h>
13 #include <asm/arch/sys_proto.h>
16 static const resource_size_t zynqmp_crf_apb_clkc_base = 0xfd1a0020;
17 static const resource_size_t zynqmp_crl_apb_clkc_base = 0xff5e0020;
19 /* Full power domain clocks */
20 #define CRF_APB_APLL_CTRL (zynqmp_crf_apb_clkc_base + 0x00)
21 #define CRF_APB_DPLL_CTRL (zynqmp_crf_apb_clkc_base + 0x0c)
22 #define CRF_APB_VPLL_CTRL (zynqmp_crf_apb_clkc_base + 0x18)
23 #define CRF_APB_PLL_STATUS (zynqmp_crf_apb_clkc_base + 0x24)
24 #define CRF_APB_APLL_TO_LPD_CTRL (zynqmp_crf_apb_clkc_base + 0x28)
25 #define CRF_APB_DPLL_TO_LPD_CTRL (zynqmp_crf_apb_clkc_base + 0x2c)
26 #define CRF_APB_VPLL_TO_LPD_CTRL (zynqmp_crf_apb_clkc_base + 0x30)
27 /* Peripheral clocks */
28 #define CRF_APB_ACPU_CTRL (zynqmp_crf_apb_clkc_base + 0x40)
29 #define CRF_APB_DBG_TRACE_CTRL (zynqmp_crf_apb_clkc_base + 0x44)
30 #define CRF_APB_DBG_FPD_CTRL (zynqmp_crf_apb_clkc_base + 0x48)
31 #define CRF_APB_DP_VIDEO_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x50)
32 #define CRF_APB_DP_AUDIO_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x54)
33 #define CRF_APB_DP_STC_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x5c)
34 #define CRF_APB_DDR_CTRL (zynqmp_crf_apb_clkc_base + 0x60)
35 #define CRF_APB_GPU_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x64)
36 #define CRF_APB_SATA_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x80)
37 #define CRF_APB_PCIE_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x94)
38 #define CRF_APB_GDMA_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x98)
39 #define CRF_APB_DPDMA_REF_CTRL (zynqmp_crf_apb_clkc_base + 0x9c)
40 #define CRF_APB_TOPSW_MAIN_CTRL (zynqmp_crf_apb_clkc_base + 0xa0)
41 #define CRF_APB_TOPSW_LSBUS_CTRL (zynqmp_crf_apb_clkc_base + 0xa4)
42 #define CRF_APB_GTGREF0_REF_CTRL (zynqmp_crf_apb_clkc_base + 0xa8)
43 #define CRF_APB_DBG_TSTMP_CTRL (zynqmp_crf_apb_clkc_base + 0xd8)
45 /* Low power domain clocks */
46 #define CRL_APB_IOPLL_CTRL (zynqmp_crl_apb_clkc_base + 0x00)
47 #define CRL_APB_RPLL_CTRL (zynqmp_crl_apb_clkc_base + 0x10)
48 #define CRL_APB_PLL_STATUS (zynqmp_crl_apb_clkc_base + 0x20)
49 #define CRL_APB_IOPLL_TO_FPD_CTRL (zynqmp_crl_apb_clkc_base + 0x24)
50 #define CRL_APB_RPLL_TO_FPD_CTRL (zynqmp_crl_apb_clkc_base + 0x28)
51 /* Peripheral clocks */
52 #define CRL_APB_USB3_DUAL_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x2c)
53 #define CRL_APB_GEM0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x30)
54 #define CRL_APB_GEM1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x34)
55 #define CRL_APB_GEM2_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x38)
56 #define CRL_APB_GEM3_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x3c)
57 #define CRL_APB_USB0_BUS_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x40)
58 #define CRL_APB_USB1_BUS_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x44)
59 #define CRL_APB_QSPI_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x48)
60 #define CRL_APB_SDIO0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x4c)
61 #define CRL_APB_SDIO1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x50)
62 #define CRL_APB_UART0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x54)
63 #define CRL_APB_UART1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x58)
64 #define CRL_APB_SPI0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x5c)
65 #define CRL_APB_SPI1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x60)
66 #define CRL_APB_CAN0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x64)
67 #define CRL_APB_CAN1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x68)
68 #define CRL_APB_CPU_R5_CTRL (zynqmp_crl_apb_clkc_base + 0x70)
69 #define CRL_APB_IOU_SWITCH_CTRL (zynqmp_crl_apb_clkc_base + 0x7c)
70 #define CRL_APB_CSU_PLL_CTRL (zynqmp_crl_apb_clkc_base + 0x80)
71 #define CRL_APB_PCAP_CTRL (zynqmp_crl_apb_clkc_base + 0x84)
72 #define CRL_APB_LPD_SWITCH_CTRL (zynqmp_crl_apb_clkc_base + 0x88)
73 #define CRL_APB_LPD_LSBUS_CTRL (zynqmp_crl_apb_clkc_base + 0x8c)
74 #define CRL_APB_DBG_LPD_CTRL (zynqmp_crl_apb_clkc_base + 0x90)
75 #define CRL_APB_NAND_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x94)
76 #define CRL_APB_ADMA_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x98)
77 #define CRL_APB_PL0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xa0)
78 #define CRL_APB_PL1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xa4)
79 #define CRL_APB_PL2_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xa8)
80 #define CRL_APB_PL3_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xac)
81 #define CRL_APB_PL0_THR_CNT (zynqmp_crl_apb_clkc_base + 0xb4)
82 #define CRL_APB_PL1_THR_CNT (zynqmp_crl_apb_clkc_base + 0xbc)
83 #define CRL_APB_PL2_THR_CNT (zynqmp_crl_apb_clkc_base + 0xc4)
84 #define CRL_APB_PL3_THR_CNT (zynqmp_crl_apb_clkc_base + 0xdc)
85 #define CRL_APB_GEM_TSU_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xe0)
86 #define CRL_APB_DLL_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xe4)
87 #define CRL_APB_AMS_REF_CTRL (zynqmp_crl_apb_clkc_base + 0xe8)
88 #define CRL_APB_I2C0_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x100)
89 #define CRL_APB_I2C1_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x104)
90 #define CRL_APB_TIMESTAMP_REF_CTRL (zynqmp_crl_apb_clkc_base + 0x108)
92 #define ZYNQ_CLK_MAXDIV 0x3f
93 #define CLK_CTRL_DIV1_SHIFT 16
94 #define CLK_CTRL_DIV1_MASK (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT)
95 #define CLK_CTRL_DIV0_SHIFT 8
96 #define CLK_CTRL_DIV0_MASK (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT)
97 #define CLK_CTRL_SRCSEL_SHIFT 0
98 #define CLK_CTRL_SRCSEL_MASK (0x3 << CLK_CTRL_SRCSEL_SHIFT)
99 #define PLLCTRL_FBDIV_MASK 0x7f00
100 #define PLLCTRL_FBDIV_SHIFT 8
101 #define PLLCTRL_RESET_MASK 1
102 #define PLLCTRL_RESET_SHIFT 0
103 #define PLLCTRL_BYPASS_MASK 0x8
104 #define PLLCTRL_BYPASS_SHFT 3
105 #define PLLCTRL_POST_SRC_SHFT 24
106 #define PLLCTRL_POST_SRC_MASK (0x7 << PLLCTRL_POST_SRC_SHFT)
109 #define NUM_MIO_PINS 77
114 iopll_to_fpd, rpll_to_fpd, apll_to_lpd, dpll_to_lpd, vpll_to_lpd,
116 dbg_fpd, dbg_lpd, dbg_trace, dbg_tstmp,
117 dp_video_ref, dp_audio_ref,
118 dp_stc_ref, gdma_ref, dpdma_ref,
119 ddr_ref, sata_ref, pcie_ref,
120 gpu_ref, gpu_pp0_ref, gpu_pp1_ref,
121 topsw_main, topsw_lsbus,
123 lpd_switch, lpd_lsbus,
124 usb0_bus_ref, usb1_bus_ref, usb3_dual_ref, usb0, usb1,
126 csu_spb, csu_pll, pcap,
128 gem_tsu_ref, gem_tsu,
129 gem0_ref, gem1_ref, gem2_ref, gem3_ref,
130 gem0_rx, gem1_rx, gem2_rx, gem3_rx,
132 sdio0_ref, sdio1_ref,
133 uart0_ref, uart1_ref,
136 i2c0_ref, i2c1_ref, can0_ref, can1_ref, can0, can1,
146 static const char * const clk_names[clk_max] = {
147 "iopll", "rpll", "apll", "dpll",
148 "vpll", "iopll_to_fpd", "rpll_to_fpd",
149 "apll_to_lpd", "dpll_to_lpd", "vpll_to_lpd",
150 "acpu", "acpu_half", "dbf_fpd", "dbf_lpd",
151 "dbg_trace", "dbg_tstmp", "dp_video_ref",
152 "dp_audio_ref", "dp_stc_ref", "gdma_ref",
153 "dpdma_ref", "ddr_ref", "sata_ref", "pcie_ref",
154 "gpu_ref", "gpu_pp0_ref", "gpu_pp1_ref",
155 "topsw_main", "topsw_lsbus", "gtgref0_ref",
156 "lpd_switch", "lpd_lsbus", "usb0_bus_ref",
157 "usb1_bus_ref", "usb3_dual_ref", "usb0",
158 "usb1", "cpu_r5", "cpu_r5_core", "csu_spb",
159 "csu_pll", "pcap", "iou_switch", "gem_tsu_ref",
160 "gem_tsu", "gem0_ref", "gem1_ref", "gem2_ref",
161 "gem3_ref", "gem0_tx", "gem1_tx", "gem2_tx",
162 "gem3_tx", "qspi_ref", "sdio0_ref", "sdio1_ref",
163 "uart0_ref", "uart1_ref", "spi0_ref",
164 "spi1_ref", "nand_ref", "i2c0_ref", "i2c1_ref",
165 "can0_ref", "can1_ref", "can0", "can1",
166 "dll_ref", "adma_ref", "timestamp_ref",
167 "ams_ref", "pl0", "pl1", "pl2", "pl3", "wdt"
170 struct zynqmp_clk_priv {
171 unsigned long ps_clk_freq;
172 unsigned long video_clk;
173 unsigned long pss_alt_ref_clk;
174 unsigned long gt_crx_ref_clk;
175 unsigned long aux_ref_clk;
178 static u32 zynqmp_clk_get_register(enum zynqmp_clk id)
182 return CRL_APB_IOPLL_CTRL;
184 return CRL_APB_RPLL_CTRL;
186 return CRF_APB_APLL_CTRL;
188 return CRF_APB_DPLL_CTRL;
190 return CRF_APB_VPLL_CTRL;
192 return CRF_APB_ACPU_CTRL;
194 return CRF_APB_DDR_CTRL;
196 return CRL_APB_QSPI_REF_CTRL;
198 return CRL_APB_GEM0_REF_CTRL;
200 return CRL_APB_GEM1_REF_CTRL;
202 return CRL_APB_GEM2_REF_CTRL;
204 return CRL_APB_GEM3_REF_CTRL;
206 return CRL_APB_UART0_REF_CTRL;
208 return CRL_APB_UART1_REF_CTRL;
210 return CRL_APB_SDIO0_REF_CTRL;
212 return CRL_APB_SDIO1_REF_CTRL;
214 return CRL_APB_SPI0_REF_CTRL;
216 return CRL_APB_SPI1_REF_CTRL;
218 return CRL_APB_NAND_REF_CTRL;
220 return CRL_APB_I2C0_REF_CTRL;
222 return CRL_APB_I2C1_REF_CTRL;
224 return CRL_APB_CAN0_REF_CTRL;
226 return CRL_APB_CAN1_REF_CTRL;
228 return CRL_APB_PL0_REF_CTRL;
230 return CRL_APB_PL1_REF_CTRL;
232 return CRL_APB_PL2_REF_CTRL;
234 return CRL_APB_PL3_REF_CTRL;
236 return CRF_APB_TOPSW_LSBUS_CTRL;
238 return CRL_APB_IOPLL_TO_FPD_CTRL;
240 debug("Invalid clk id%d\n", id);
245 static enum zynqmp_clk zynqmp_clk_get_cpu_pll(u32 clk_ctrl)
247 u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
248 CLK_CTRL_SRCSEL_SHIFT;
261 static enum zynqmp_clk zynqmp_clk_get_ddr_pll(u32 clk_ctrl)
263 u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
264 CLK_CTRL_SRCSEL_SHIFT;
275 static enum zynqmp_clk zynqmp_clk_get_peripheral_pll(u32 clk_ctrl)
277 u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
278 CLK_CTRL_SRCSEL_SHIFT;
291 static enum zynqmp_clk zynqmp_clk_get_wdt_pll(u32 clk_ctrl)
293 u32 srcsel = (clk_ctrl & CLK_CTRL_SRCSEL_MASK) >>
294 CLK_CTRL_SRCSEL_SHIFT;
307 static ulong zynqmp_clk_get_pll_src(ulong clk_ctrl,
308 struct zynqmp_clk_priv *priv,
314 src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
315 PLLCTRL_POST_SRC_SHFT;
317 src_sel = (clk_ctrl & PLLCTRL_POST_SRC_MASK) >>
318 PLLCTRL_POST_SRC_SHFT;
322 return priv->video_clk;
324 return priv->pss_alt_ref_clk;
326 return priv->aux_ref_clk;
328 return priv->gt_crx_ref_clk;
331 return priv->ps_clk_freq;
335 static ulong zynqmp_clk_get_pll_rate(struct zynqmp_clk_priv *priv,
338 u32 clk_ctrl, reset, mul;
342 ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
344 printf("%s mio read fail\n", __func__);
348 if (clk_ctrl & PLLCTRL_BYPASS_MASK)
349 freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 0);
351 freq = zynqmp_clk_get_pll_src(clk_ctrl, priv, 1);
353 reset = (clk_ctrl & PLLCTRL_RESET_MASK) >> PLLCTRL_RESET_SHIFT;
354 if (reset && !(clk_ctrl & PLLCTRL_BYPASS_MASK))
357 mul = (clk_ctrl & PLLCTRL_FBDIV_MASK) >> PLLCTRL_FBDIV_SHIFT;
361 if (clk_ctrl & (1 << 16))
367 static ulong zynqmp_clk_get_cpu_rate(struct zynqmp_clk_priv *priv,
373 unsigned long pllrate;
375 ret = zynqmp_mmio_read(CRF_APB_ACPU_CTRL, &clk_ctrl);
377 printf("%s mio read fail\n", __func__);
381 div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
383 pll = zynqmp_clk_get_cpu_pll(clk_ctrl);
384 pllrate = zynqmp_clk_get_pll_rate(priv, pll);
385 if (IS_ERR_VALUE(pllrate))
388 return DIV_ROUND_CLOSEST(pllrate, div);
391 static ulong zynqmp_clk_get_ddr_rate(struct zynqmp_clk_priv *priv)
398 ret = zynqmp_mmio_read(CRF_APB_DDR_CTRL, &clk_ctrl);
400 printf("%s mio read fail\n", __func__);
404 div = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
406 pll = zynqmp_clk_get_ddr_pll(clk_ctrl);
407 pllrate = zynqmp_clk_get_pll_rate(priv, pll);
408 if (IS_ERR_VALUE(pllrate))
411 return DIV_ROUND_CLOSEST(pllrate, div);
414 static ulong zynqmp_clk_get_peripheral_rate(struct zynqmp_clk_priv *priv,
415 enum zynqmp_clk id, bool two_divs)
423 ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
425 printf("%s mio read fail\n", __func__);
429 div0 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
434 div1 = (clk_ctrl & CLK_CTRL_DIV1_MASK) >> CLK_CTRL_DIV1_SHIFT;
439 pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
440 pllrate = zynqmp_clk_get_pll_rate(priv, pll);
441 if (IS_ERR_VALUE(pllrate))
446 DIV_ROUND_CLOSEST(pllrate, div0), div1);
449 static ulong zynqmp_clk_get_wdt_rate(struct zynqmp_clk_priv *priv,
450 enum zynqmp_clk id, bool two_divs)
458 ret = zynqmp_mmio_read(zynqmp_clk_get_register(id), &clk_ctrl);
460 printf("%d %s mio read fail\n", __LINE__, __func__);
464 div0 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
468 pll = zynqmp_clk_get_wdt_pll(clk_ctrl);
470 ret = zynqmp_mmio_read(zynqmp_clk_get_register(pll), &clk_ctrl);
472 printf("%d %s mio read fail\n", __LINE__, __func__);
475 div1 = (clk_ctrl & CLK_CTRL_DIV0_MASK) >> CLK_CTRL_DIV0_SHIFT;
480 if (pll == iopll_to_fpd)
483 pllrate = zynqmp_clk_get_pll_rate(priv, pll);
484 if (IS_ERR_VALUE(pllrate))
489 DIV_ROUND_CLOSEST(pllrate, div0), div1);
492 static unsigned long zynqmp_clk_calc_peripheral_two_divs(ulong rate,
494 u32 *div0, u32 *div1)
496 long new_err, best_err = (long)(~0UL >> 1);
497 ulong new_rate, best_rate = 0;
500 for (d0 = 1; d0 <= ZYNQ_CLK_MAXDIV; d0++) {
501 for (d1 = 1; d1 <= ZYNQ_CLK_MAXDIV >> 1; d1++) {
502 new_rate = DIV_ROUND_CLOSEST(
503 DIV_ROUND_CLOSEST(pll_rate, d0), d1);
504 new_err = abs(new_rate - rate);
506 if (new_err < best_err) {
510 best_rate = new_rate;
518 static ulong zynqmp_clk_set_peripheral_rate(struct zynqmp_clk_priv *priv,
519 enum zynqmp_clk id, ulong rate,
523 u32 clk_ctrl, div0 = 0, div1 = 0;
524 ulong pll_rate, new_rate;
529 reg = zynqmp_clk_get_register(id);
530 ret = zynqmp_mmio_read(reg, &clk_ctrl);
532 printf("%s mio read fail\n", __func__);
536 pll = zynqmp_clk_get_peripheral_pll(clk_ctrl);
537 pll_rate = zynqmp_clk_get_pll_rate(priv, pll);
538 if (IS_ERR_VALUE(pll_rate))
541 clk_ctrl &= ~CLK_CTRL_DIV0_MASK;
543 clk_ctrl &= ~CLK_CTRL_DIV1_MASK;
544 new_rate = zynqmp_clk_calc_peripheral_two_divs(rate, pll_rate,
546 clk_ctrl |= div1 << CLK_CTRL_DIV1_SHIFT;
548 div0 = DIV_ROUND_CLOSEST(pll_rate, rate);
549 if (div0 > ZYNQ_CLK_MAXDIV)
550 div0 = ZYNQ_CLK_MAXDIV;
551 new_rate = DIV_ROUND_CLOSEST(rate, div0);
553 clk_ctrl |= div0 << CLK_CTRL_DIV0_SHIFT;
555 mask = (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV0_SHIFT) |
556 (ZYNQ_CLK_MAXDIV << CLK_CTRL_DIV1_SHIFT);
558 ret = zynqmp_mmio_write(reg, mask, clk_ctrl);
560 printf("%s mio write fail\n", __func__);
567 static ulong zynqmp_clk_get_rate(struct clk *clk)
569 struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
570 enum zynqmp_clk id = clk->id;
571 bool two_divs = false;
575 return zynqmp_clk_get_pll_rate(priv, id);
577 return zynqmp_clk_get_cpu_rate(priv, id);
579 return zynqmp_clk_get_ddr_rate(priv);
580 case gem0_ref ... gem3_ref:
581 case qspi_ref ... can1_ref:
584 return zynqmp_clk_get_peripheral_rate(priv, id, two_divs);
587 return zynqmp_clk_get_wdt_rate(priv, id, two_divs);
593 static ulong zynqmp_clk_set_rate(struct clk *clk, ulong rate)
595 struct zynqmp_clk_priv *priv = dev_get_priv(clk->dev);
596 enum zynqmp_clk id = clk->id;
597 bool two_divs = true;
600 case gem0_ref ... gem3_ref:
601 case qspi_ref ... can1_ref:
602 return zynqmp_clk_set_peripheral_rate(priv, id,
609 int soc_clk_dump(void)
614 ret = uclass_get_device_by_driver(UCLASS_CLK,
615 DM_GET_DRIVER(zynqmp_clk), &dev);
619 printf("clk\t\tfrequency\n");
620 for (i = 0; i < clk_max; i++) {
621 const char *name = clk_names[i];
627 ret = clk_request(dev, &clk);
631 rate = clk_get_rate(&clk);
635 if ((rate == (unsigned long)-ENOSYS) ||
636 (rate == (unsigned long)-ENXIO) ||
637 (rate == (unsigned long)-EIO))
638 printf("%10s%20s\n", name, "unknown");
640 printf("%10s%20lu\n", name, rate);
647 static int zynqmp_get_freq_by_name(char *name, struct udevice *dev, ulong *freq)
652 ret = clk_get_by_name(dev, name, &clk);
654 dev_err(dev, "failed to get %s\n", name);
658 *freq = clk_get_rate(&clk);
659 if (IS_ERR_VALUE(*freq)) {
660 dev_err(dev, "failed to get rate %s\n", name);
666 static int zynqmp_clk_probe(struct udevice *dev)
669 struct zynqmp_clk_priv *priv = dev_get_priv(dev);
671 debug("%s\n", __func__);
672 ret = zynqmp_get_freq_by_name("pss_ref_clk", dev, &priv->ps_clk_freq);
676 ret = zynqmp_get_freq_by_name("video_clk", dev, &priv->video_clk);
680 ret = zynqmp_get_freq_by_name("pss_alt_ref_clk", dev,
681 &priv->pss_alt_ref_clk);
685 ret = zynqmp_get_freq_by_name("aux_ref_clk", dev, &priv->aux_ref_clk);
689 ret = zynqmp_get_freq_by_name("gt_crx_ref_clk", dev,
690 &priv->gt_crx_ref_clk);
697 static struct clk_ops zynqmp_clk_ops = {
698 .set_rate = zynqmp_clk_set_rate,
699 .get_rate = zynqmp_clk_get_rate,
702 static const struct udevice_id zynqmp_clk_ids[] = {
703 { .compatible = "xlnx,zynqmp-clk" },
704 { .compatible = "xlnx,zynqmp-clkc" },
708 U_BOOT_DRIVER(zynqmp_clk) = {
709 .name = "zynqmp-clk",
711 .of_match = zynqmp_clk_ids,
712 .probe = zynqmp_clk_probe,
713 .ops = &zynqmp_clk_ops,
714 .priv_auto_alloc_size = sizeof(struct zynqmp_clk_priv),