2 * Copyright (C) 2004 IMMS gGmbH <www.imms.de>
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * author(s): Thomas Elste, <info@elste.org>
20 * (some parts derived from uCLinux Netarm Ethernet Driver)
26 #ifdef CONFIG_DRIVER_NETARMETH
29 #include "netarm_eth.h"
30 #include <asm/arch/netarm_registers.h>
33 #if (CONFIG_COMMANDS & CFG_CMD_NET)
35 static int na_mii_poll_busy (void);
37 static void na_get_mac_addr (void)
45 p[0] = (unsigned short) GET_EADDR (NETARM_ETH_SAL_STATION_ADDR_1);
46 p[1] = (unsigned short) GET_EADDR (NETARM_ETH_SAL_STATION_ADDR_2);
47 p[2] = (unsigned short) GET_EADDR (NETARM_ETH_SAL_STATION_ADDR_3);
49 sprintf (ethaddr, "%02X:%02X:%02X:%02X:%02X:%02X",
51 m_addr[2], m_addr[3], m_addr[4], m_addr[5]);
53 printf ("HW-MAC Address: %s\n", ethaddr);
55 /* set env, todo: check if already an adress is set */
56 setenv ("ethaddr", ethaddr);
60 static void na_mii_write (int reg, int value)
65 mii_addr = CFG_ETH_PHY_ADDR + reg;
66 SET_EADDR (NETARM_ETH_MII_ADDR, mii_addr);
68 SET_EADDR (NETARM_ETH_MII_WRITE, value);
72 static unsigned int na_mii_read (int reg)
77 mii_addr = CFG_ETH_PHY_ADDR + reg;
78 SET_EADDR (NETARM_ETH_MII_ADDR, mii_addr);
79 /* do one management cycle */
80 SET_EADDR (NETARM_ETH_MII_CMD,
81 GET_EADDR (NETARM_ETH_MII_CMD) | NETARM_ETH_MIIC_RSTAT);
83 /* Return read value */
84 val = GET_EADDR (NETARM_ETH_MII_READ);
88 static int na_mii_poll_busy (void)
90 /* arm simple, non interrupt dependent timer */
91 reset_timer_masked ();
92 while (get_timer_masked () < NA_MII_POLL_BUSY_DELAY) {
93 if (!(GET_EADDR (NETARM_ETH_MII_IND) & NETARM_ETH_MIII_BUSY)) {
97 printf ("na_mii_busy timeout\n");
101 static int na_mii_identify_phy (void)
105 /* get phy id register */
106 id_reg_a = na_mii_read (MII_PHY_ID);
108 if (id_reg_a == 0x0043) {
109 /* This must be an Enable or a Lucent LU3X31 PHY chip */
111 } else if (id_reg_a == 0x0013) {
112 /* it is an Intel LXT971A */
118 static int na_mii_negotiate (void)
122 /* Enable auto-negotiation */
123 na_mii_write (MII_PHY_AUTONEGADV, 0x01e1);
124 /* FIXME: 0x01E1 is 100Mb half and full duplex, 0x0061 is 10Mb only */
125 /* Restart auto-negotiation */
126 na_mii_write (MII_PHY_CONTROL, 0x1200);
128 /* status register is 0xffff after setting the autoneg restart bit */
129 while (na_mii_read (MII_PHY_STATUS) == 0xffff) {
133 /* na_mii_read uses the timer already, so we can't use it again for
135 Instead we just try some times.
137 for (i = 0; i < 40000; i++) {
138 if ((na_mii_read (MII_PHY_STATUS) & 0x0024) == 0x0024) {
143 printf("*Warning* autonegotiation timeout, status: 0x%x\n",na_mii_read(MII_PHY_STATUS));
148 static unsigned int na_mii_check_speed (void)
152 /* Read Status register */
153 status = na_mii_read (MII_PHY_STATUS);
154 /* Check link status. If 0, default to 100 Mbps. */
155 if ((status & 0x0004) == 0) {
156 printf ("*Warning* no link detected, set default speed to 100Mbs\n");
159 if ((na_mii_read (17) & 0x4000) != 0) {
160 printf ("100Mbs link detected\n");
163 printf ("10Mbs link detected\n");
170 static int reset_eth (void)
175 pt = na_mii_identify_phy ();
178 na_mii_write (MII_PHY_CONTROL, 0x8000);
179 reset_timer_masked ();
180 while (get_timer_masked () < NA_MII_NEGOTIATE_DELAY) {
181 if ((na_mii_read (MII_PHY_STATUS) & 0x8000) == 0) {
185 if (get_timer_masked () >= NA_MII_NEGOTIATE_DELAY)
186 printf ("phy reset timeout\n");
188 /* set the PCS reg */
189 SET_EADDR (NETARM_ETH_PCS_CFG, NETARM_ETH_PCSC_CLKS_25M |
190 NETARM_ETH_PCSC_ENJAB | NETARM_ETH_PCSC_NOCFR);
193 na_mii_check_speed ();
195 /* Delay 10 millisecond. (Maybe this should be 1 second.) */
199 Enable statistics register autozero on read.
200 Do not insert MAC address on transmit.
201 Do not enable special test modes. */
202 SET_EADDR (NETARM_ETH_STL_CFG,
203 (NETARM_ETH_STLC_AUTOZ | NETARM_ETH_STLC_RXEN));
205 /* Set the inter-packet gap delay to 0.96us for MII.
206 The NET+ARM H/W Reference Guide indicates that the Back-to-back IPG
207 Gap Timer Register should be set to 0x15 and the Non Back-to-back IPG
208 Gap Timer Register should be set to 0x00000C12 for the MII PHY. */
209 SET_EADDR (NETARM_ETH_B2B_IPG_GAP_TMR, 0x15);
210 SET_EADDR (NETARM_ETH_NB2B_IPG_GAP_TMR, 0x00000C12);
212 /* Add CRC to end of packets.
213 Pad packets to minimum length of 64 bytes.
214 Allow unlimited length transmit packets.
215 Receive all broadcast packets.
216 NOTE: Multicast addressing is NOT enabled here currently. */
217 SET_EADDR (NETARM_ETH_MAC_CFG,
218 (NETARM_ETH_MACC_CRCEN |
219 NETARM_ETH_MACC_PADEN | NETARM_ETH_MACC_HUGEN));
220 SET_EADDR (NETARM_ETH_SAL_FILTER, NETARM_ETH_SALF_BROAD);
223 SET_EADDR (NETARM_ETH_GEN_CTRL,
224 (NETARM_ETH_GCR_ERX | NETARM_ETH_GCR_ETX));
230 extern int eth_init (bd_t * bd)
236 extern void eth_halt (void)
238 SET_EADDR (NETARM_ETH_GEN_CTRL, 0);
241 /* Get a data block via Ethernet */
242 extern int eth_rx (void)
245 unsigned short rxlen;
247 unsigned int rxstatus, lastrxlen;
250 /* RXBR is 1, data block was received */
251 if ((GET_EADDR (NETARM_ETH_GEN_STAT) & NETARM_ETH_GST_RXBR) == 0)
254 /* get status register and the length of received block */
255 rxstatus = GET_EADDR (NETARM_ETH_RX_STAT);
256 rxlen = (rxstatus & NETARM_ETH_RXSTAT_SIZE) >> 16;
261 /* clear RXBR to make fifo available */
262 SET_EADDR (NETARM_ETH_GEN_STAT,
263 GET_EADDR (NETARM_ETH_GEN_STAT) & ~NETARM_ETH_GST_RXBR);
265 /* clear TXBC to make fifo available */
266 /* According to NETARM50 data manual you just have to clear
267 RXBR but that has no effect. Only after clearing TXBC the
268 Fifo becomes readable. */
269 SET_EADDR (NETARM_ETH_GEN_STAT,
270 GET_EADDR (NETARM_ETH_GEN_STAT) & ~NETARM_ETH_GST_TXBC);
272 addr = (unsigned int *) NetRxPackets[0];
273 pa = (char *) NetRxPackets[0];
276 for (i = 0; i < rxlen / 4; i++) {
277 *addr = GET_EADDR (NETARM_ETH_FIFO_DAT1);
281 if (GET_EADDR (NETARM_ETH_GEN_STAT) & NETARM_ETH_GST_RXREGR) {
282 /* RXFDB indicates wether the last word is 1,2,3 or 4 bytes long */
284 (GET_EADDR (NETARM_ETH_GEN_STAT) &
285 NETARM_ETH_GST_RXFDB) >> 28;
286 *addr = GET_EADDR (NETARM_ETH_FIFO_DAT1);
300 /* Pass the packet up to the protocol layers. */
301 NetReceive (NetRxPackets[0], rxlen);
306 /* Send a data block via Ethernet. */
307 extern int eth_send (volatile void *packet, int length)
311 unsigned int *pa32, lastp = 0, rest;
313 pa = (char *) packet;
314 pa32 = (unsigned int *) packet;
315 length32 = length / 4;
318 /* make sure there's no garbage in the last word */
321 lastp = pa32[length32];
325 lastp = pa32[length32] & 0x000000ff;
328 lastp = pa32[length32] & 0x0000ffff;
331 lastp = pa32[length32] & 0x00ffffff;
335 /* write to the fifo */
336 for (i = 0; i < length32; i++)
337 SET_EADDR (NETARM_ETH_FIFO_DAT1, pa32[i]);
339 /* the last word is written to an extra register, this
340 starts the transmission */
341 SET_EADDR (NETARM_ETH_FIFO_DAT2, lastp);
343 /* NETARM_ETH_TXSTAT_TXOK should be checked, to know if the transmission
344 went fine. But we can't use the timer for a timeout loop because
345 of it is used already in upper layers. So we just try some times. */
348 if ((GET_EADDR (NETARM_ETH_TX_STAT) & NETARM_ETH_TXSTAT_TXOK)
349 == NETARM_ETH_TXSTAT_TXOK)
354 printf ("eth_send timeout\n");
358 #endif /* COMMANDS & CFG_NET */
360 #endif /* CONFIG_DRIVER_NETARMETH */