2 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 #include <asm/arch/imx-regs.h>
24 #include <usb/ehci-fsl.h>
29 #define USBCTRL_OTGBASE_OFFSET 0x600
31 #define MX25_USB_CTRL_IP_PUE_DOWN_BIT (1<<6)
32 #define MX25_USB_CTRL_HSTD_BIT (1<<5)
33 #define MX25_USB_CTRL_USBTE_BIT (1<<4)
34 #define MX25_USB_CTRL_OCPOL_OTG_BIT (1<<3)
36 #define MX31_OTG_SIC_SHIFT 29
37 #define MX31_OTG_SIC_MASK (0x3 << MX31_OTG_SIC_SHIFT)
38 #define MX31_OTG_PM_BIT (1 << 24)
40 #define MX31_H2_SIC_SHIFT 21
41 #define MX31_H2_SIC_MASK (0x3 << MX31_H2_SIC_SHIFT)
42 #define MX31_H2_PM_BIT (1 << 16)
43 #define MX31_H2_DT_BIT (1 << 5)
45 #define MX31_H1_SIC_SHIFT 13
46 #define MX31_H1_SIC_MASK (0x3 << MX31_H1_SIC_SHIFT)
47 #define MX31_H1_PM_BIT (1 << 8)
48 #define MX31_H1_DT_BIT (1 << 4)
50 static int mxc_set_usbcontrol(int port, unsigned int flags)
54 #if defined(CONFIG_MX25)
55 v = MX25_USB_CTRL_IP_PUE_DOWN_BIT | MX25_USB_CTRL_HSTD_BIT |
56 MX25_USB_CTRL_USBTE_BIT | MX25_USB_CTRL_OCPOL_OTG_BIT;
57 #elif defined(CONFIG_MX31)
58 v = readl(IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET);
61 case 0: /* OTG port */
62 v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT);
63 v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_OTG_SIC_SHIFT;
65 if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
70 v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | MX31_H1_DT_BIT);
71 v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H1_SIC_SHIFT;
73 if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
76 if (!(flags & MXC_EHCI_TTL_ENABLED))
81 v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | MX31_H2_DT_BIT);
82 v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H2_SIC_SHIFT;
84 if (!(flags & MXC_EHCI_POWER_PINS_ENABLED))
87 if (!(flags & MXC_EHCI_TTL_ENABLED))
95 #error MXC EHCI USB driver not supported on this platform
97 writel(v, IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET);
102 int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)
104 struct usb_ehci *ehci;
106 struct clock_control_regs *sc_regs =
107 (struct clock_control_regs *)CCM_BASE;
109 __raw_readl(&sc_regs->ccmr);
110 __raw_writel(__raw_readl(&sc_regs->ccmr) | (1 << 9), &sc_regs->ccmr) ;
115 ehci = (struct usb_ehci *)(IMX_USB_BASE +
116 (0x200 * CONFIG_MXC_USB_PORT));
117 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
118 *hcor = (struct ehci_hcor *)((uint32_t) *hccr +
119 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
120 setbits_le32(&ehci->usbmode, CM_HOST);
121 __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
122 mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
130 * Destroy the appropriate control structures corresponding
131 * the the EHCI host controller.
133 int ehci_hcd_stop(int index)