1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (c) 2015 Google, Inc
4 * Copyright 2014 Rockchip Inc.
17 #include <asm/arch/clock.h>
18 #include <asm/arch/edp_rk3288.h>
19 #include <asm/arch/grf_rk3288.h>
20 #include <dt-bindings/clock/rk3288-cru.h>
24 #define DP_LINK_STATUS_SIZE 6
26 static const char * const voltage_names[] = {
27 "0.4V", "0.6V", "0.8V", "1.2V"
29 static const char * const pre_emph_names[] = {
30 "0dB", "3.5dB", "6dB", "9.5dB"
33 #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
34 #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
37 struct rk3288_edp *regs;
38 struct rk3288_grf *grf;
39 struct udevice *panel;
40 struct link_train link_train;
44 static void rk_edp_init_refclk(struct rk3288_edp *regs)
46 writel(SEL_24M, ®s->analog_ctl_2);
47 writel(REF_CLK_24M, ®s->pll_reg_1);
49 writel(LDO_OUTPUT_V_SEL_145 | KVCO_DEFALUT | CHG_PUMP_CUR_SEL_5US |
50 V2L_CUR_SEL_1MA, ®s->pll_reg_2);
52 writel(LOCK_DET_CNT_SEL_256 | LOOP_FILTER_RESET | PALL_SSC_RESET |
53 LOCK_DET_BYPASS | PLL_LOCK_DET_MODE | PLL_LOCK_DET_FORCE,
56 writel(REGULATOR_V_SEL_950MV | STANDBY_CUR_SEL |
57 CHG_PUMP_INOUT_CTRL_1200MV | CHG_PUMP_INPUT_CTRL_OP,
60 writel(SSC_OFFSET | SSC_MODE | SSC_DEPTH, ®s->ssc_reg);
62 writel(TX_SWING_PRE_EMP_MODE | PRE_DRIVER_PW_CTRL1 |
63 LP_MODE_CLK_REGULATOR | RESISTOR_MSB_CTRL | RESISTOR_CTRL,
66 writel(DP_AUX_COMMON_MODE | DP_AUX_EN | AUX_TERM_50OHM,
69 writel(DP_BG_OUT_SEL | DP_DB_CUR_CTRL | DP_BG_SEL | DP_RESISTOR_TUNE_BG,
72 writel(CH1_CH3_SWING_EMP_CTRL | CH0_CH2_SWING_EMP_CTRL,
76 static void rk_edp_init_interrupt(struct rk3288_edp *regs)
78 /* Set interrupt pin assertion polarity as high */
79 writel(INT_POL, ®s->int_ctl);
81 /* Clear pending registers */
82 writel(0xff, ®s->common_int_sta_1);
83 writel(0x4f, ®s->common_int_sta_2);
84 writel(0xff, ®s->common_int_sta_3);
85 writel(0x27, ®s->common_int_sta_4);
86 writel(0x7f, ®s->dp_int_sta);
88 /* 0:mask,1: unmask */
89 writel(0x00, ®s->common_int_mask_1);
90 writel(0x00, ®s->common_int_mask_2);
91 writel(0x00, ®s->common_int_mask_3);
92 writel(0x00, ®s->common_int_mask_4);
93 writel(0x00, ®s->int_sta_mask);
96 static void rk_edp_enable_sw_function(struct rk3288_edp *regs)
98 clrbits_le32(®s->func_en_1, SW_FUNC_EN_N);
101 static bool rk_edp_get_pll_locked(struct rk3288_edp *regs)
105 val = readl(®s->dp_debug_ctl);
107 return val & PLL_LOCK;
110 static int rk_edp_init_analog_func(struct rk3288_edp *regs)
114 writel(0x00, ®s->dp_pd);
115 writel(PLL_LOCK_CHG, ®s->common_int_sta_1);
117 clrbits_le32(®s->dp_debug_ctl, F_PLL_LOCK | PLL_LOCK_CTRL);
119 start = get_timer(0);
120 while (!rk_edp_get_pll_locked(regs)) {
121 if (get_timer(start) > PLL_LOCK_TIMEOUT) {
122 printf("%s: PLL is not locked\n", __func__);
127 /* Enable Serdes FIFO function and Link symbol clock domain module */
128 clrbits_le32(®s->func_en_2, SERDES_FIFO_FUNC_EN_N |
129 LS_CLK_DOMAIN_FUNC_EN_N | AUX_FUNC_EN_N |
135 static void rk_edp_init_aux(struct rk3288_edp *regs)
137 /* Clear inerrupts related to AUX channel */
138 writel(AUX_FUNC_EN_N, ®s->dp_int_sta);
140 /* Disable AUX channel module */
141 setbits_le32(®s->func_en_2, AUX_FUNC_EN_N);
143 /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
144 writel(DEFER_CTRL_EN | DEFER_COUNT(1), ®s->aux_ch_defer_dtl);
146 /* Enable AUX channel module */
147 clrbits_le32(®s->func_en_2, AUX_FUNC_EN_N);
150 static int rk_edp_aux_enable(struct rk3288_edp *regs)
154 setbits_le32(®s->aux_ch_ctl_2, AUX_EN);
155 start = get_timer(0);
157 if (!(readl(®s->aux_ch_ctl_2) & AUX_EN))
159 } while (get_timer(start) < 20);
164 static int rk_edp_is_aux_reply(struct rk3288_edp *regs)
168 start = get_timer(0);
169 while (!(readl(®s->dp_int_sta) & RPLY_RECEIV)) {
170 if (get_timer(start) > 10)
174 writel(RPLY_RECEIV, ®s->dp_int_sta);
179 static int rk_edp_start_aux_transaction(struct rk3288_edp *regs)
183 /* Enable AUX CH operation */
184 ret = rk_edp_aux_enable(regs);
186 debug("AUX CH enable timeout!\n");
190 /* Is AUX CH command reply received? */
191 if (rk_edp_is_aux_reply(regs)) {
192 debug("AUX CH command reply failed!\n");
196 /* Clear interrupt source for AUX CH access error */
197 val = readl(®s->dp_int_sta);
199 writel(AUX_ERR, ®s->dp_int_sta);
203 /* Check AUX CH error access status */
204 val = readl(®s->dp_int_sta);
205 if (val & AUX_STATUS_MASK) {
206 debug("AUX CH error happens: %d\n\n", val & AUX_STATUS_MASK);
213 static int rk_edp_dpcd_transfer(struct rk3288_edp *regs,
214 unsigned int val_addr, u8 *in_data,
216 enum dpcd_request request)
225 len = min(length, 16U);
226 for (try_times = 0; try_times < 10; try_times++) {
228 /* Clear AUX CH data buffer */
229 writel(BUF_CLR, ®s->buf_data_ctl);
231 /* Select DPCD device address */
232 writel(AUX_ADDR_7_0(val_addr), ®s->aux_addr_7_0);
233 writel(AUX_ADDR_15_8(val_addr), ®s->aux_addr_15_8);
234 writel(AUX_ADDR_19_16(val_addr), ®s->aux_addr_19_16);
237 * Set DisplayPort transaction and read 1 byte
238 * If bit 3 is 1, DisplayPort transaction.
239 * If Bit 3 is 0, I2C transaction.
241 if (request == DPCD_WRITE) {
242 val = AUX_LENGTH(len) |
243 AUX_TX_COMM_DP_TRANSACTION |
245 for (i = 0; i < len; i++)
246 writel(*data++, ®s->buf_data[i]);
248 val = AUX_LENGTH(len) |
249 AUX_TX_COMM_DP_TRANSACTION |
252 writel(val, ®s->aux_ch_ctl_1);
254 /* Start AUX transaction */
255 ret = rk_edp_start_aux_transaction(regs);
259 printf("read dpcd Aux Transaction fail!\n");
265 if (request == DPCD_READ) {
266 for (i = 0; i < len; i++)
267 *data++ = (u8)readl(®s->buf_data[i]);
278 static int rk_edp_dpcd_read(struct rk3288_edp *regs, u32 addr, u8 *values,
281 return rk_edp_dpcd_transfer(regs, addr, values, size, DPCD_READ);
284 static int rk_edp_dpcd_write(struct rk3288_edp *regs, u32 addr, u8 *values,
287 return rk_edp_dpcd_transfer(regs, addr, values, size, DPCD_WRITE);
291 static int rk_edp_link_power_up(struct rk_edp_priv *edp)
296 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
297 if (edp->link_train.revision < 0x11)
300 ret = rk_edp_dpcd_read(edp->regs, DPCD_LINK_POWER_STATE, &value, 1);
304 value &= ~DP_SET_POWER_MASK;
305 value |= DP_SET_POWER_D0;
307 ret = rk_edp_dpcd_write(edp->regs, DPCD_LINK_POWER_STATE, &value, 1);
312 * According to the DP 1.1 specification, a "Sink Device must exit the
313 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
314 * Control Field" (register 0x600).
321 static int rk_edp_link_configure(struct rk_edp_priv *edp)
325 values[0] = edp->link_train.link_rate;
326 values[1] = edp->link_train.lane_count;
328 return rk_edp_dpcd_write(edp->regs, DPCD_LINK_BW_SET, values,
332 static void rk_edp_set_link_training(struct rk_edp_priv *edp,
333 const u8 *training_values)
337 for (i = 0; i < edp->link_train.lane_count; i++)
338 writel(training_values[i], &edp->regs->ln_link_trn_ctl[i]);
341 static u8 edp_link_status(const u8 *link_status, int r)
343 return link_status[r - DPCD_LANE0_1_STATUS];
346 static int rk_edp_dpcd_read_link_status(struct rk_edp_priv *edp,
349 return rk_edp_dpcd_read(edp->regs, DPCD_LANE0_1_STATUS, link_status,
350 DP_LINK_STATUS_SIZE);
353 static u8 edp_get_lane_status(const u8 *link_status, int lane)
355 int i = DPCD_LANE0_1_STATUS + (lane >> 1);
356 int s = (lane & 1) * 4;
357 u8 l = edp_link_status(link_status, i);
359 return (l >> s) & 0xf;
362 static int rk_edp_clock_recovery(const u8 *link_status, int lane_count)
367 for (lane = 0; lane < lane_count; lane++) {
368 lane_status = edp_get_lane_status(link_status, lane);
369 if ((lane_status & DP_LANE_CR_DONE) == 0)
376 static int rk_edp_channel_eq(const u8 *link_status, int lane_count)
382 lane_align = edp_link_status(link_status,
383 DPCD_LANE_ALIGN_STATUS_UPDATED);
384 if (!(lane_align & DP_INTERLANE_ALIGN_DONE))
386 for (lane = 0; lane < lane_count; lane++) {
387 lane_status = edp_get_lane_status(link_status, lane);
388 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
395 static uint rk_edp_get_adjust_request_voltage(const u8 *link_status, int lane)
397 int i = DPCD_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
398 int s = ((lane & 1) ?
399 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
400 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
401 u8 l = edp_link_status(link_status, i);
403 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
406 static uint rk_edp_get_adjust_request_pre_emphasis(const u8 *link_status,
409 int i = DPCD_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
410 int s = ((lane & 1) ?
411 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
412 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
413 u8 l = edp_link_status(link_status, i);
415 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
418 static void edp_get_adjust_train(const u8 *link_status, int lane_count,
425 for (lane = 0; lane < lane_count; lane++) {
428 this_v = rk_edp_get_adjust_request_voltage(link_status, lane);
429 this_p = rk_edp_get_adjust_request_pre_emphasis(link_status,
432 debug("requested signal parameters: lane %d voltage %s pre_emph %s\n",
434 voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
435 pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
443 if (v >= DP_VOLTAGE_MAX)
444 v |= DP_TRAIN_MAX_SWING_REACHED;
446 if (p >= DP_PRE_EMPHASIS_MAX)
447 p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
449 debug("using signal parameters: voltage %s pre_emph %s\n",
450 voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK)
451 >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
452 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK)
453 >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
455 for (lane = 0; lane < 4; lane++)
456 train_set[lane] = v | p;
459 static int rk_edp_link_train_cr(struct rk_edp_priv *edp)
461 struct rk3288_edp *regs = edp->regs;
463 uint voltage, tries = 0;
464 u8 status[DP_LINK_STATUS_SIZE];
468 value = DP_TRAINING_PATTERN_1;
469 writel(value, ®s->dp_training_ptn_set);
470 ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_PATTERN_SET, &value, 1);
473 memset(edp->train_set, '\0', sizeof(edp->train_set));
475 /* clock recovery loop */
481 rk_edp_set_link_training(edp, edp->train_set);
482 ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_LANE0_SET,
484 edp->link_train.lane_count);
490 ret = rk_edp_dpcd_read_link_status(edp, status);
492 printf("displayport link status failed, ret=%d\n", ret);
496 clock_recovery = rk_edp_clock_recovery(status,
497 edp->link_train.lane_count);
501 for (i = 0; i < edp->link_train.lane_count; i++) {
502 if ((edp->train_set[i] &
503 DP_TRAIN_MAX_SWING_REACHED) == 0)
506 if (i == edp->link_train.lane_count) {
507 printf("clock recovery reached max voltage\n");
511 if ((edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) ==
513 if (++tries == MAX_CR_LOOP) {
514 printf("clock recovery tried 5 times\n");
521 voltage = edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
523 /* Compute new train_set as requested by sink */
524 edp_get_adjust_train(status, edp->link_train.lane_count,
527 if (clock_recovery) {
528 printf("clock recovery failed: %d\n", clock_recovery);
529 return clock_recovery;
531 debug("clock recovery at voltage %d pre-emphasis %d\n",
532 edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
533 (edp->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
534 DP_TRAIN_PRE_EMPHASIS_SHIFT);
539 static int rk_edp_link_train_ce(struct rk_edp_priv *edp)
541 struct rk3288_edp *regs = edp->regs;
545 u8 status[DP_LINK_STATUS_SIZE];
548 value = DP_TRAINING_PATTERN_2;
549 writel(value, ®s->dp_training_ptn_set);
550 ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_PATTERN_SET, &value, 1);
554 /* channel equalization loop */
556 for (tries = 0; tries < 5; tries++) {
557 rk_edp_set_link_training(edp, edp->train_set);
560 if (rk_edp_dpcd_read_link_status(edp, status) < 0) {
561 printf("displayport link status failed\n");
565 channel_eq = rk_edp_channel_eq(status,
566 edp->link_train.lane_count);
569 edp_get_adjust_train(status, edp->link_train.lane_count,
574 printf("channel eq failed, ret=%d\n", channel_eq);
578 debug("channel eq at voltage %d pre-emphasis %d\n",
579 edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
580 (edp->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
581 >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
586 static int rk_edp_init_training(struct rk_edp_priv *edp)
591 ret = rk_edp_dpcd_read(edp->regs, DPCD_DPCD_REV, values,
596 edp->link_train.revision = values[0];
597 edp->link_train.link_rate = values[1];
598 edp->link_train.lane_count = values[2] & DP_MAX_LANE_COUNT_MASK;
600 debug("max link rate:%d.%dGps max number of lanes:%d\n",
601 edp->link_train.link_rate * 27 / 100,
602 edp->link_train.link_rate * 27 % 100,
603 edp->link_train.lane_count);
605 if ((edp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
606 (edp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
607 debug("Rx Max Link Rate is abnormal :%x\n",
608 edp->link_train.link_rate);
612 if (edp->link_train.lane_count == 0) {
613 debug("Rx Max Lane count is abnormal :%x\n",
614 edp->link_train.lane_count);
618 ret = rk_edp_link_power_up(edp);
622 return rk_edp_link_configure(edp);
625 static int rk_edp_hw_link_training(struct rk_edp_priv *edp)
631 /* Set link rate and count as you want to establish */
632 writel(edp->link_train.link_rate, &edp->regs->link_bw_set);
633 writel(edp->link_train.lane_count, &edp->regs->lane_count_set);
635 ret = rk_edp_link_train_cr(edp);
638 ret = rk_edp_link_train_ce(edp);
642 writel(HW_LT_EN, &edp->regs->dp_hw_link_training);
643 start = get_timer(0);
645 val = readl(&edp->regs->dp_hw_link_training);
646 if (!(val & HW_LT_EN))
648 } while (get_timer(start) < 10);
650 if (val & HW_LT_ERR_CODE_MASK) {
651 printf("edp hw link training error: %d\n",
652 val >> HW_LT_ERR_CODE_SHIFT);
659 static int rk_edp_select_i2c_device(struct rk3288_edp *regs,
660 unsigned int device_addr,
661 unsigned int val_addr)
665 /* Set EDID device address */
666 writel(device_addr, ®s->aux_addr_7_0);
667 writel(0x0, ®s->aux_addr_15_8);
668 writel(0x0, ®s->aux_addr_19_16);
670 /* Set offset from base address of EDID device */
671 writel(val_addr, ®s->buf_data[0]);
674 * Set I2C transaction and write address
675 * If bit 3 is 1, DisplayPort transaction.
676 * If Bit 3 is 0, I2C transaction.
678 writel(AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
679 AUX_TX_COMM_WRITE, ®s->aux_ch_ctl_1);
681 /* Start AUX transaction */
682 ret = rk_edp_start_aux_transaction(regs);
684 debug("select_i2c_device Aux Transaction fail!\n");
691 static int rk_edp_i2c_read(struct rk3288_edp *regs, unsigned int device_addr,
692 unsigned int val_addr, unsigned int count, u8 edid[])
696 unsigned int cur_data_idx;
697 unsigned int defer = 0;
700 for (i = 0; i < count; i += 16) {
701 for (j = 0; j < 10; j++) { /* try 10 times */
702 /* Clear AUX CH data buffer */
703 writel(BUF_CLR, ®s->buf_data_ctl);
705 /* Set normal AUX CH command */
706 clrbits_le32(®s->aux_ch_ctl_2, ADDR_ONLY);
709 * If Rx sends defer, Tx sends only reads
710 * request without sending addres
713 ret = rk_edp_select_i2c_device(regs,
721 * Set I2C transaction and write data
722 * If bit 3 is 1, DisplayPort transaction.
723 * If Bit 3 is 0, I2C transaction.
725 writel(AUX_LENGTH(16) | AUX_TX_COMM_I2C_TRANSACTION |
726 AUX_TX_COMM_READ, ®s->aux_ch_ctl_1);
728 /* Start AUX transaction */
729 ret = rk_edp_start_aux_transaction(regs);
733 debug("Aux Transaction fail!\n");
737 /* Check if Rx sends defer */
738 val = readl(®s->aux_rx_comm);
739 if (val == AUX_RX_COMM_AUX_DEFER ||
740 val == AUX_RX_COMM_I2C_DEFER) {
741 debug("Defer: %d\n\n", val);
749 for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
750 val = readl(®s->buf_data[cur_data_idx]);
751 edid[i + cur_data_idx] = (u8)val;
758 static int rk_edp_set_link_train(struct rk_edp_priv *edp)
762 ret = rk_edp_init_training(edp);
764 printf("DP LT init failed!\n");
768 ret = rk_edp_hw_link_training(edp);
775 static void rk_edp_init_video(struct rk3288_edp *regs)
777 writel(VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG,
778 ®s->common_int_sta_1);
779 writel(CHA_CRI(4) | CHA_CTRL, ®s->sys_ctl_2);
780 writel(VID_HRES_TH(2) | VID_VRES_TH(0), ®s->video_ctl_8);
783 static void rk_edp_config_video_slave_mode(struct rk3288_edp *regs)
785 clrbits_le32(®s->func_en_1, VID_FIFO_FUNC_EN_N | VID_CAP_FUNC_EN_N);
788 static void rk_edp_set_video_cr_mn(struct rk3288_edp *regs,
789 enum clock_recovery_m_value_type type,
793 if (type == REGISTER_M) {
794 setbits_le32(®s->sys_ctl_4, FIX_M_VID);
795 writel(m_value & 0xff, ®s->m_vid_0);
796 writel((m_value >> 8) & 0xff, ®s->m_vid_1);
797 writel((m_value >> 16) & 0xff, ®s->m_vid_2);
799 writel(n_value & 0xf, ®s->n_vid_0);
800 writel((n_value >> 8) & 0xff, ®s->n_vid_1);
801 writel((n_value >> 16) & 0xff, ®s->n_vid_2);
803 clrbits_le32(®s->sys_ctl_4, FIX_M_VID);
805 writel(0x00, ®s->n_vid_0);
806 writel(0x80, ®s->n_vid_1);
807 writel(0x00, ®s->n_vid_2);
811 static int rk_edp_is_video_stream_clock_on(struct rk3288_edp *regs)
816 start = get_timer(0);
818 val = readl(®s->sys_ctl_1);
820 /* must write value to update DET_STA bit status */
821 writel(val, ®s->sys_ctl_1);
822 val = readl(®s->sys_ctl_1);
823 if (!(val & DET_STA))
826 val = readl(®s->sys_ctl_2);
828 /* must write value to update CHA_STA bit status */
829 writel(val, ®s->sys_ctl_2);
830 val = readl(®s->sys_ctl_2);
831 if (!(val & CHA_STA))
834 } while (get_timer(start) < 100);
839 static int rk_edp_is_video_stream_on(struct rk_edp_priv *edp)
844 start = get_timer(0);
846 val = readl(&edp->regs->sys_ctl_3);
848 /* must write value to update STRM_VALID bit status */
849 writel(val, &edp->regs->sys_ctl_3);
851 val = readl(&edp->regs->sys_ctl_3);
852 if (!(val & STRM_VALID))
854 } while (get_timer(start) < 100);
859 static int rk_edp_config_video(struct rk_edp_priv *edp)
863 rk_edp_config_video_slave_mode(edp->regs);
865 if (!rk_edp_get_pll_locked(edp->regs)) {
866 debug("PLL is not locked yet.\n");
870 ret = rk_edp_is_video_stream_clock_on(edp->regs);
874 /* Set to use the register calculated M/N video */
875 rk_edp_set_video_cr_mn(edp->regs, CALCULATED_M, 0, 0);
877 /* For video bist, Video timing must be generated by register */
878 clrbits_le32(&edp->regs->video_ctl_10, F_SEL);
880 /* Disable video mute */
881 clrbits_le32(&edp->regs->video_ctl_1, VIDEO_MUTE);
883 /* Enable video at next frame */
884 setbits_le32(&edp->regs->video_ctl_1, VIDEO_EN);
886 return rk_edp_is_video_stream_on(edp);
889 static void rockchip_edp_force_hpd(struct rk_edp_priv *edp)
891 setbits_le32(&edp->regs->sys_ctl_3, F_HPD | HPD_CTRL);
894 static int rockchip_edp_get_plug_in_status(struct rk_edp_priv *edp)
898 val = readl(&edp->regs->sys_ctl_3);
899 if (val & HPD_STATUS)
906 * support edp HPD function
907 * some hardware version do not support edp hdp,
908 * we use 200ms to try to get the hpd single now,
909 * if we can not get edp hpd single, it will delay 200ms,
910 * also meet the edp power timing request, to compatible
911 * all of the hardware version
913 static void rockchip_edp_wait_hpd(struct rk_edp_priv *edp)
917 start = get_timer(0);
919 if (rockchip_edp_get_plug_in_status(edp))
922 } while (get_timer(start) < 200);
924 debug("do not get hpd single, force hpd\n");
925 rockchip_edp_force_hpd(edp);
928 static int rk_edp_enable(struct udevice *dev, int panel_bpp,
929 const struct display_timing *edid)
931 struct rk_edp_priv *priv = dev_get_priv(dev);
934 ret = rk_edp_set_link_train(priv);
936 printf("link train failed!\n");
940 rk_edp_init_video(priv->regs);
941 ret = rk_edp_config_video(priv);
943 printf("config video failed\n");
946 ret = panel_enable_backlight(priv->panel);
948 debug("%s: backlight error: %d\n", __func__, ret);
955 static int rk_edp_read_edid(struct udevice *dev, u8 *buf, int buf_size)
957 struct rk_edp_priv *priv = dev_get_priv(dev);
958 u32 edid_size = EDID_LENGTH;
962 for (i = 0; i < 3; i++) {
963 ret = rk_edp_i2c_read(priv->regs, EDID_ADDR, EDID_HEADER,
964 EDID_LENGTH, &buf[EDID_HEADER]);
966 debug("EDID read failed\n");
971 * check if the EDID has an extension flag, and read additional
972 * EDID data if needed
974 if (buf[EDID_EXTENSION_FLAG]) {
975 edid_size += EDID_LENGTH;
976 ret = rk_edp_i2c_read(priv->regs, EDID_ADDR,
977 EDID_LENGTH, EDID_LENGTH,
980 debug("EDID Read failed!\n");
987 /* After 3 attempts, give up */
994 static int rk_edp_ofdata_to_platdata(struct udevice *dev)
996 struct rk_edp_priv *priv = dev_get_priv(dev);
998 priv->regs = (struct rk3288_edp *)devfdt_get_addr(dev);
999 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1004 static int rk_edp_remove(struct udevice *dev)
1006 struct rk_edp_priv *priv = dev_get_priv(dev);
1007 struct rk3288_edp *regs = priv->regs;
1009 setbits_le32(®s->video_ctl_1, VIDEO_MUTE);
1010 clrbits_le32(®s->video_ctl_1, VIDEO_EN);
1011 clrbits_le32(®s->sys_ctl_3, F_HPD | HPD_CTRL);
1012 setbits_le32(®s->func_en_1, SW_FUNC_EN_N);
1017 static int rk_edp_probe(struct udevice *dev)
1019 struct display_plat *uc_plat = dev_get_uclass_platdata(dev);
1020 struct rk_edp_priv *priv = dev_get_priv(dev);
1021 struct rk3288_edp *regs = priv->regs;
1025 ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
1028 debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
1033 int vop_id = uc_plat->source_id;
1034 debug("%s, uc_plat=%p, vop_id=%u\n", __func__, uc_plat, vop_id);
1036 ret = clk_get_by_index(dev, 1, &clk);
1038 ret = clk_set_rate(&clk, 0);
1042 debug("%s: Failed to set EDP clock: ret=%d\n", __func__, ret);
1046 ret = clk_get_by_index(uc_plat->src_dev, 0, &clk);
1048 ret = clk_set_rate(&clk, 192000000);
1052 debug("%s: Failed to set clock in source device '%s': ret=%d\n",
1053 __func__, uc_plat->src_dev->name, ret);
1057 /* grf_edp_ref_clk_sel: from internal 24MHz or 27MHz clock */
1058 rk_setreg(&priv->grf->soc_con12, 1 << 4);
1060 /* select epd signal from vop0 or vop1 */
1061 rk_setreg(&priv->grf->soc_con6, (vop_id == 1) ? (1 << 5) : (1 << 5));
1063 rockchip_edp_wait_hpd(priv);
1065 rk_edp_init_refclk(regs);
1066 rk_edp_init_interrupt(regs);
1067 rk_edp_enable_sw_function(regs);
1068 ret = rk_edp_init_analog_func(regs);
1071 rk_edp_init_aux(regs);
1076 static const struct dm_display_ops dp_rockchip_ops = {
1077 .read_edid = rk_edp_read_edid,
1078 .enable = rk_edp_enable,
1081 static const struct udevice_id rockchip_dp_ids[] = {
1082 { .compatible = "rockchip,rk3288-edp" },
1086 U_BOOT_DRIVER(dp_rockchip) = {
1087 .name = "edp_rockchip",
1088 .id = UCLASS_DISPLAY,
1089 .of_match = rockchip_dp_ids,
1090 .ops = &dp_rockchip_ops,
1091 .ofdata_to_platdata = rk_edp_ofdata_to_platdata,
1092 .probe = rk_edp_probe,
1093 .remove = rk_edp_remove,
1094 .priv_auto_alloc_size = sizeof(struct rk_edp_priv),