2 * [origin: Linux kernel include/asm-arm/arch-at91/gpio.h]
4 * Copyright (C) 2005 HP Labs
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
13 #ifndef __ASM_ARCH_AT91_GPIO_H
14 #define __ASM_ARCH_AT91_GPIO_H
17 #include <asm/errno.h>
18 #include <asm/arch/at91_pio.h>
19 #include <asm/arch/hardware.h>
23 #define MAX_GPIO_BANKS 5
25 /* these pin numbers double as IRQ numbers, like AT91xxx_ID_* values */
27 #define AT91_PIN_PA0 (PIN_BASE + 0x00 + 0)
28 #define AT91_PIN_PA1 (PIN_BASE + 0x00 + 1)
29 #define AT91_PIN_PA2 (PIN_BASE + 0x00 + 2)
30 #define AT91_PIN_PA3 (PIN_BASE + 0x00 + 3)
31 #define AT91_PIN_PA4 (PIN_BASE + 0x00 + 4)
32 #define AT91_PIN_PA5 (PIN_BASE + 0x00 + 5)
33 #define AT91_PIN_PA6 (PIN_BASE + 0x00 + 6)
34 #define AT91_PIN_PA7 (PIN_BASE + 0x00 + 7)
35 #define AT91_PIN_PA8 (PIN_BASE + 0x00 + 8)
36 #define AT91_PIN_PA9 (PIN_BASE + 0x00 + 9)
37 #define AT91_PIN_PA10 (PIN_BASE + 0x00 + 10)
38 #define AT91_PIN_PA11 (PIN_BASE + 0x00 + 11)
39 #define AT91_PIN_PA12 (PIN_BASE + 0x00 + 12)
40 #define AT91_PIN_PA13 (PIN_BASE + 0x00 + 13)
41 #define AT91_PIN_PA14 (PIN_BASE + 0x00 + 14)
42 #define AT91_PIN_PA15 (PIN_BASE + 0x00 + 15)
43 #define AT91_PIN_PA16 (PIN_BASE + 0x00 + 16)
44 #define AT91_PIN_PA17 (PIN_BASE + 0x00 + 17)
45 #define AT91_PIN_PA18 (PIN_BASE + 0x00 + 18)
46 #define AT91_PIN_PA19 (PIN_BASE + 0x00 + 19)
47 #define AT91_PIN_PA20 (PIN_BASE + 0x00 + 20)
48 #define AT91_PIN_PA21 (PIN_BASE + 0x00 + 21)
49 #define AT91_PIN_PA22 (PIN_BASE + 0x00 + 22)
50 #define AT91_PIN_PA23 (PIN_BASE + 0x00 + 23)
51 #define AT91_PIN_PA24 (PIN_BASE + 0x00 + 24)
52 #define AT91_PIN_PA25 (PIN_BASE + 0x00 + 25)
53 #define AT91_PIN_PA26 (PIN_BASE + 0x00 + 26)
54 #define AT91_PIN_PA27 (PIN_BASE + 0x00 + 27)
55 #define AT91_PIN_PA28 (PIN_BASE + 0x00 + 28)
56 #define AT91_PIN_PA29 (PIN_BASE + 0x00 + 29)
57 #define AT91_PIN_PA30 (PIN_BASE + 0x00 + 30)
58 #define AT91_PIN_PA31 (PIN_BASE + 0x00 + 31)
60 #define AT91_PIN_PB0 (PIN_BASE + 0x20 + 0)
61 #define AT91_PIN_PB1 (PIN_BASE + 0x20 + 1)
62 #define AT91_PIN_PB2 (PIN_BASE + 0x20 + 2)
63 #define AT91_PIN_PB3 (PIN_BASE + 0x20 + 3)
64 #define AT91_PIN_PB4 (PIN_BASE + 0x20 + 4)
65 #define AT91_PIN_PB5 (PIN_BASE + 0x20 + 5)
66 #define AT91_PIN_PB6 (PIN_BASE + 0x20 + 6)
67 #define AT91_PIN_PB7 (PIN_BASE + 0x20 + 7)
68 #define AT91_PIN_PB8 (PIN_BASE + 0x20 + 8)
69 #define AT91_PIN_PB9 (PIN_BASE + 0x20 + 9)
70 #define AT91_PIN_PB10 (PIN_BASE + 0x20 + 10)
71 #define AT91_PIN_PB11 (PIN_BASE + 0x20 + 11)
72 #define AT91_PIN_PB12 (PIN_BASE + 0x20 + 12)
73 #define AT91_PIN_PB13 (PIN_BASE + 0x20 + 13)
74 #define AT91_PIN_PB14 (PIN_BASE + 0x20 + 14)
75 #define AT91_PIN_PB15 (PIN_BASE + 0x20 + 15)
76 #define AT91_PIN_PB16 (PIN_BASE + 0x20 + 16)
77 #define AT91_PIN_PB17 (PIN_BASE + 0x20 + 17)
78 #define AT91_PIN_PB18 (PIN_BASE + 0x20 + 18)
79 #define AT91_PIN_PB19 (PIN_BASE + 0x20 + 19)
80 #define AT91_PIN_PB20 (PIN_BASE + 0x20 + 20)
81 #define AT91_PIN_PB21 (PIN_BASE + 0x20 + 21)
82 #define AT91_PIN_PB22 (PIN_BASE + 0x20 + 22)
83 #define AT91_PIN_PB23 (PIN_BASE + 0x20 + 23)
84 #define AT91_PIN_PB24 (PIN_BASE + 0x20 + 24)
85 #define AT91_PIN_PB25 (PIN_BASE + 0x20 + 25)
86 #define AT91_PIN_PB26 (PIN_BASE + 0x20 + 26)
87 #define AT91_PIN_PB27 (PIN_BASE + 0x20 + 27)
88 #define AT91_PIN_PB28 (PIN_BASE + 0x20 + 28)
89 #define AT91_PIN_PB29 (PIN_BASE + 0x20 + 29)
90 #define AT91_PIN_PB30 (PIN_BASE + 0x20 + 30)
91 #define AT91_PIN_PB31 (PIN_BASE + 0x20 + 31)
93 #define AT91_PIN_PC0 (PIN_BASE + 0x40 + 0)
94 #define AT91_PIN_PC1 (PIN_BASE + 0x40 + 1)
95 #define AT91_PIN_PC2 (PIN_BASE + 0x40 + 2)
96 #define AT91_PIN_PC3 (PIN_BASE + 0x40 + 3)
97 #define AT91_PIN_PC4 (PIN_BASE + 0x40 + 4)
98 #define AT91_PIN_PC5 (PIN_BASE + 0x40 + 5)
99 #define AT91_PIN_PC6 (PIN_BASE + 0x40 + 6)
100 #define AT91_PIN_PC7 (PIN_BASE + 0x40 + 7)
101 #define AT91_PIN_PC8 (PIN_BASE + 0x40 + 8)
102 #define AT91_PIN_PC9 (PIN_BASE + 0x40 + 9)
103 #define AT91_PIN_PC10 (PIN_BASE + 0x40 + 10)
104 #define AT91_PIN_PC11 (PIN_BASE + 0x40 + 11)
105 #define AT91_PIN_PC12 (PIN_BASE + 0x40 + 12)
106 #define AT91_PIN_PC13 (PIN_BASE + 0x40 + 13)
107 #define AT91_PIN_PC14 (PIN_BASE + 0x40 + 14)
108 #define AT91_PIN_PC15 (PIN_BASE + 0x40 + 15)
109 #define AT91_PIN_PC16 (PIN_BASE + 0x40 + 16)
110 #define AT91_PIN_PC17 (PIN_BASE + 0x40 + 17)
111 #define AT91_PIN_PC18 (PIN_BASE + 0x40 + 18)
112 #define AT91_PIN_PC19 (PIN_BASE + 0x40 + 19)
113 #define AT91_PIN_PC20 (PIN_BASE + 0x40 + 20)
114 #define AT91_PIN_PC21 (PIN_BASE + 0x40 + 21)
115 #define AT91_PIN_PC22 (PIN_BASE + 0x40 + 22)
116 #define AT91_PIN_PC23 (PIN_BASE + 0x40 + 23)
117 #define AT91_PIN_PC24 (PIN_BASE + 0x40 + 24)
118 #define AT91_PIN_PC25 (PIN_BASE + 0x40 + 25)
119 #define AT91_PIN_PC26 (PIN_BASE + 0x40 + 26)
120 #define AT91_PIN_PC27 (PIN_BASE + 0x40 + 27)
121 #define AT91_PIN_PC28 (PIN_BASE + 0x40 + 28)
122 #define AT91_PIN_PC29 (PIN_BASE + 0x40 + 29)
123 #define AT91_PIN_PC30 (PIN_BASE + 0x40 + 30)
124 #define AT91_PIN_PC31 (PIN_BASE + 0x40 + 31)
126 #define AT91_PIN_PD0 (PIN_BASE + 0x60 + 0)
127 #define AT91_PIN_PD1 (PIN_BASE + 0x60 + 1)
128 #define AT91_PIN_PD2 (PIN_BASE + 0x60 + 2)
129 #define AT91_PIN_PD3 (PIN_BASE + 0x60 + 3)
130 #define AT91_PIN_PD4 (PIN_BASE + 0x60 + 4)
131 #define AT91_PIN_PD5 (PIN_BASE + 0x60 + 5)
132 #define AT91_PIN_PD6 (PIN_BASE + 0x60 + 6)
133 #define AT91_PIN_PD7 (PIN_BASE + 0x60 + 7)
134 #define AT91_PIN_PD8 (PIN_BASE + 0x60 + 8)
135 #define AT91_PIN_PD9 (PIN_BASE + 0x60 + 9)
136 #define AT91_PIN_PD10 (PIN_BASE + 0x60 + 10)
137 #define AT91_PIN_PD11 (PIN_BASE + 0x60 + 11)
138 #define AT91_PIN_PD12 (PIN_BASE + 0x60 + 12)
139 #define AT91_PIN_PD13 (PIN_BASE + 0x60 + 13)
140 #define AT91_PIN_PD14 (PIN_BASE + 0x60 + 14)
141 #define AT91_PIN_PD15 (PIN_BASE + 0x60 + 15)
142 #define AT91_PIN_PD16 (PIN_BASE + 0x60 + 16)
143 #define AT91_PIN_PD17 (PIN_BASE + 0x60 + 17)
144 #define AT91_PIN_PD18 (PIN_BASE + 0x60 + 18)
145 #define AT91_PIN_PD19 (PIN_BASE + 0x60 + 19)
146 #define AT91_PIN_PD20 (PIN_BASE + 0x60 + 20)
147 #define AT91_PIN_PD21 (PIN_BASE + 0x60 + 21)
148 #define AT91_PIN_PD22 (PIN_BASE + 0x60 + 22)
149 #define AT91_PIN_PD23 (PIN_BASE + 0x60 + 23)
150 #define AT91_PIN_PD24 (PIN_BASE + 0x60 + 24)
151 #define AT91_PIN_PD25 (PIN_BASE + 0x60 + 25)
152 #define AT91_PIN_PD26 (PIN_BASE + 0x60 + 26)
153 #define AT91_PIN_PD27 (PIN_BASE + 0x60 + 27)
154 #define AT91_PIN_PD28 (PIN_BASE + 0x60 + 28)
155 #define AT91_PIN_PD29 (PIN_BASE + 0x60 + 29)
156 #define AT91_PIN_PD30 (PIN_BASE + 0x60 + 30)
157 #define AT91_PIN_PD31 (PIN_BASE + 0x60 + 31)
159 #define AT91_PIN_PE0 (PIN_BASE + 0x80 + 0)
160 #define AT91_PIN_PE1 (PIN_BASE + 0x80 + 1)
161 #define AT91_PIN_PE2 (PIN_BASE + 0x80 + 2)
162 #define AT91_PIN_PE3 (PIN_BASE + 0x80 + 3)
163 #define AT91_PIN_PE4 (PIN_BASE + 0x80 + 4)
164 #define AT91_PIN_PE5 (PIN_BASE + 0x80 + 5)
165 #define AT91_PIN_PE6 (PIN_BASE + 0x80 + 6)
166 #define AT91_PIN_PE7 (PIN_BASE + 0x80 + 7)
167 #define AT91_PIN_PE8 (PIN_BASE + 0x80 + 8)
168 #define AT91_PIN_PE9 (PIN_BASE + 0x80 + 9)
169 #define AT91_PIN_PE10 (PIN_BASE + 0x80 + 10)
170 #define AT91_PIN_PE11 (PIN_BASE + 0x80 + 11)
171 #define AT91_PIN_PE12 (PIN_BASE + 0x80 + 12)
172 #define AT91_PIN_PE13 (PIN_BASE + 0x80 + 13)
173 #define AT91_PIN_PE14 (PIN_BASE + 0x80 + 14)
174 #define AT91_PIN_PE15 (PIN_BASE + 0x80 + 15)
175 #define AT91_PIN_PE16 (PIN_BASE + 0x80 + 16)
176 #define AT91_PIN_PE17 (PIN_BASE + 0x80 + 17)
177 #define AT91_PIN_PE18 (PIN_BASE + 0x80 + 18)
178 #define AT91_PIN_PE19 (PIN_BASE + 0x80 + 19)
179 #define AT91_PIN_PE20 (PIN_BASE + 0x80 + 20)
180 #define AT91_PIN_PE21 (PIN_BASE + 0x80 + 21)
181 #define AT91_PIN_PE22 (PIN_BASE + 0x80 + 22)
182 #define AT91_PIN_PE23 (PIN_BASE + 0x80 + 23)
183 #define AT91_PIN_PE24 (PIN_BASE + 0x80 + 24)
184 #define AT91_PIN_PE25 (PIN_BASE + 0x80 + 25)
185 #define AT91_PIN_PE26 (PIN_BASE + 0x80 + 26)
186 #define AT91_PIN_PE27 (PIN_BASE + 0x80 + 27)
187 #define AT91_PIN_PE28 (PIN_BASE + 0x80 + 28)
188 #define AT91_PIN_PE29 (PIN_BASE + 0x80 + 29)
189 #define AT91_PIN_PE30 (PIN_BASE + 0x80 + 30)
190 #define AT91_PIN_PE31 (PIN_BASE + 0x80 + 31)
192 static unsigned long at91_pios[] = {
204 static inline void *pin_to_controller(unsigned pin)
208 return (void *)(AT91_BASE_SYS + at91_pios[pin]);
211 static inline unsigned pin_to_mask(unsigned pin)
214 return 1 << (pin % 32);
218 * mux the pin to the "GPIO" peripheral role.
220 static inline int at91_set_GPIO_periph(unsigned pin, int use_pullup)
222 void *pio = pin_to_controller(pin);
223 unsigned mask = pin_to_mask(pin);
225 __raw_writel(mask, pio + PIO_IDR);
226 __raw_writel(mask, pio + (use_pullup ? PIO_PUER : PIO_PUDR));
227 __raw_writel(mask, pio + PIO_PER);
232 * mux the pin to the "A" internal peripheral role.
234 static inline int at91_set_A_periph(unsigned pin, int use_pullup)
236 void *pio = pin_to_controller(pin);
237 unsigned mask = pin_to_mask(pin);
239 __raw_writel(mask, pio + PIO_IDR);
240 __raw_writel(mask, pio + (use_pullup ? PIO_PUER : PIO_PUDR));
241 __raw_writel(mask, pio + PIO_ASR);
242 __raw_writel(mask, pio + PIO_PDR);
247 * mux the pin to the "B" internal peripheral role.
249 static inline int at91_set_B_periph(unsigned pin, int use_pullup)
251 void *pio = pin_to_controller(pin);
252 unsigned mask = pin_to_mask(pin);
254 __raw_writel(mask, pio + PIO_IDR);
255 __raw_writel(mask, pio + (use_pullup ? PIO_PUER : PIO_PUDR));
256 __raw_writel(mask, pio + PIO_BSR);
257 __raw_writel(mask, pio + PIO_PDR);
262 * mux the pin to the gpio controller (instead of "A" or "B" peripheral), and
263 * configure it for an input.
265 static inline int at91_set_gpio_input(unsigned pin, int use_pullup)
267 void *pio = pin_to_controller(pin);
268 unsigned mask = pin_to_mask(pin);
270 __raw_writel(mask, pio + PIO_IDR);
271 __raw_writel(mask, pio + (use_pullup ? PIO_PUER : PIO_PUDR));
272 __raw_writel(mask, pio + PIO_ODR);
273 __raw_writel(mask, pio + PIO_PER);
278 * mux the pin to the gpio controller (instead of "A" or "B" peripheral),
279 * and configure it for an output.
281 static inline int at91_set_gpio_output(unsigned pin, int value)
283 void *pio = pin_to_controller(pin);
284 unsigned mask = pin_to_mask(pin);
286 __raw_writel(mask, pio + PIO_IDR);
287 __raw_writel(mask, pio + PIO_PUDR);
288 __raw_writel(mask, pio + (value ? PIO_SODR : PIO_CODR));
289 __raw_writel(mask, pio + PIO_OER);
290 __raw_writel(mask, pio + PIO_PER);
295 * enable/disable the glitch filter; mostly used with IRQ handling.
297 static inline int at91_set_deglitch(unsigned pin, int is_on)
299 void *pio = pin_to_controller(pin);
300 unsigned mask = pin_to_mask(pin);
302 __raw_writel(mask, pio + (is_on ? PIO_IFER : PIO_IFDR));
307 * enable/disable the multi-driver; This is only valid for output and
308 * allows the output pin to run as an open collector output.
310 static inline int at91_set_multi_drive(unsigned pin, int is_on)
312 void *pio = pin_to_controller(pin);
313 unsigned mask = pin_to_mask(pin);
315 __raw_writel(mask, pio + (is_on ? PIO_MDER : PIO_MDDR));
319 static inline int gpio_direction_input(unsigned pin)
321 void *pio = pin_to_controller(pin);
322 unsigned mask = pin_to_mask(pin);
324 if (!(__raw_readl(pio + PIO_PSR) & mask))
326 __raw_writel(mask, pio + PIO_ODR);
330 static inline int gpio_direction_output(unsigned pin, int value)
332 void *pio = pin_to_controller(pin);
333 unsigned mask = pin_to_mask(pin);
335 if (!(__raw_readl(pio + PIO_PSR) & mask))
337 __raw_writel(mask, pio + (value ? PIO_SODR : PIO_CODR));
338 __raw_writel(mask, pio + PIO_OER);
343 * assuming the pin is muxed as a gpio output, set its value.
345 static inline int at91_set_gpio_value(unsigned pin, int value)
347 void *pio = pin_to_controller(pin);
348 unsigned mask = pin_to_mask(pin);
350 __raw_writel(mask, pio + (value ? PIO_SODR : PIO_CODR));
355 * read the pin's value (works even if it's not muxed as a gpio).
357 static inline int at91_get_gpio_value(unsigned pin)
359 void *pio = pin_to_controller(pin);
360 unsigned mask = pin_to_mask(pin);
363 pdsr = __raw_readl(pio + PIO_PDSR);
364 return (pdsr & mask) != 0;