2 * linux/include/asm-arm/arch-pxa/pxa-regs.h
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * - 2003/01/20: Robert Schwebel <r.schwebel@pengutronix.de
13 * Original file taken from linux-2.4.19-rmk4-pxa1. Added some definitions.
14 * Added include for hardware.h (for __REG definition)
22 /* FIXME hack so that SA-1111.h will work [cb] */
25 typedef unsigned short Word16 ;
26 typedef unsigned int Word32 ;
28 typedef Word Quad [4] ;
29 typedef void *Address ;
30 typedef void (*ExcpHndlr) (void) ;
37 #define PXA_CS0_PHYS 0x00000000
38 #define PXA_CS1_PHYS 0x04000000
39 #define PXA_CS2_PHYS 0x08000000
40 #define PXA_CS3_PHYS 0x0C000000
41 #define PXA_CS4_PHYS 0x10000000
42 #define PXA_CS5_PHYS 0x14000000
46 * Personal Computer Memory Card International Association (PCMCIA) sockets
49 #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
50 #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
51 #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
52 #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
53 #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
55 #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
56 #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
57 #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
58 #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
60 #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
61 #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
62 #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
63 #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
65 #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
66 (0x20000000 + (Nb)*PCMCIASp)
67 #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
68 #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
69 (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
70 #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
71 (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
73 #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
74 #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
75 #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
76 #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
78 #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
79 #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
80 #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
81 #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
88 #define DCSR0 __REG(0x40000000) /* DMA Control / Status Register for Channel 0 */
89 #define DCSR1 __REG(0x40000004) /* DMA Control / Status Register for Channel 1 */
90 #define DCSR2 __REG(0x40000008) /* DMA Control / Status Register for Channel 2 */
91 #define DCSR3 __REG(0x4000000c) /* DMA Control / Status Register for Channel 3 */
92 #define DCSR4 __REG(0x40000010) /* DMA Control / Status Register for Channel 4 */
93 #define DCSR5 __REG(0x40000014) /* DMA Control / Status Register for Channel 5 */
94 #define DCSR6 __REG(0x40000018) /* DMA Control / Status Register for Channel 6 */
95 #define DCSR7 __REG(0x4000001c) /* DMA Control / Status Register for Channel 7 */
96 #define DCSR8 __REG(0x40000020) /* DMA Control / Status Register for Channel 8 */
97 #define DCSR9 __REG(0x40000024) /* DMA Control / Status Register for Channel 9 */
98 #define DCSR10 __REG(0x40000028) /* DMA Control / Status Register for Channel 10 */
99 #define DCSR11 __REG(0x4000002c) /* DMA Control / Status Register for Channel 11 */
100 #define DCSR12 __REG(0x40000030) /* DMA Control / Status Register for Channel 12 */
101 #define DCSR13 __REG(0x40000034) /* DMA Control / Status Register for Channel 13 */
102 #define DCSR14 __REG(0x40000038) /* DMA Control / Status Register for Channel 14 */
103 #define DCSR15 __REG(0x4000003c) /* DMA Control / Status Register for Channel 15 */
105 #define DCSR(x) __REG2(0x40000000, (x) << 2)
107 #define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
108 #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
109 #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
110 #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
111 #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
112 #define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
113 #define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
114 #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
116 #define DINT __REG(0x400000f0) /* DMA Interrupt Register */
118 #define DRCMR0 __REG(0x40000100) /* Request to Channel Map Register for DREQ 0 */
119 #define DRCMR1 __REG(0x40000104) /* Request to Channel Map Register for DREQ 1 */
120 #define DRCMR2 __REG(0x40000108) /* Request to Channel Map Register for I2S receive Request */
121 #define DRCMR3 __REG(0x4000010c) /* Request to Channel Map Register for I2S transmit Request */
122 #define DRCMR4 __REG(0x40000110) /* Request to Channel Map Register for BTUART receive Request */
123 #define DRCMR5 __REG(0x40000114) /* Request to Channel Map Register for BTUART transmit Request. */
124 #define DRCMR6 __REG(0x40000118) /* Request to Channel Map Register for FFUART receive Request */
125 #define DRCMR7 __REG(0x4000011c) /* Request to Channel Map Register for FFUART transmit Request */
126 #define DRCMR8 __REG(0x40000120) /* Request to Channel Map Register for AC97 microphone Request */
127 #define DRCMR9 __REG(0x40000124) /* Request to Channel Map Register for AC97 modem receive Request */
128 #define DRCMR10 __REG(0x40000128) /* Request to Channel Map Register for AC97 modem transmit Request */
129 #define DRCMR11 __REG(0x4000012c) /* Request to Channel Map Register for AC97 audio receive Request */
130 #define DRCMR12 __REG(0x40000130) /* Request to Channel Map Register for AC97 audio transmit Request */
131 #define DRCMR13 __REG(0x40000134) /* Request to Channel Map Register for SSP receive Request */
132 #define DRCMR14 __REG(0x40000138) /* Request to Channel Map Register for SSP transmit Request */
133 #define DRCMR15 __REG(0x4000013c) /* Reserved */
134 #define DRCMR16 __REG(0x40000140) /* Reserved */
135 #define DRCMR17 __REG(0x40000144) /* Request to Channel Map Register for ICP receive Request */
136 #define DRCMR18 __REG(0x40000148) /* Request to Channel Map Register for ICP transmit Request */
137 #define DRCMR19 __REG(0x4000014c) /* Request to Channel Map Register for STUART receive Request */
138 #define DRCMR20 __REG(0x40000150) /* Request to Channel Map Register for STUART transmit Request */
139 #define DRCMR21 __REG(0x40000154) /* Request to Channel Map Register for MMC receive Request */
140 #define DRCMR22 __REG(0x40000158) /* Request to Channel Map Register for MMC transmit Request */
141 #define DRCMR23 __REG(0x4000015c) /* Reserved */
142 #define DRCMR24 __REG(0x40000160) /* Reserved */
143 #define DRCMR25 __REG(0x40000164) /* Request to Channel Map Register for USB endpoint 1 Request */
144 #define DRCMR26 __REG(0x40000168) /* Request to Channel Map Register for USB endpoint 2 Request */
145 #define DRCMR27 __REG(0x4000016C) /* Request to Channel Map Register for USB endpoint 3 Request */
146 #define DRCMR28 __REG(0x40000170) /* Request to Channel Map Register for USB endpoint 4 Request */
147 #define DRCMR29 __REG(0x40000174) /* Reserved */
148 #define DRCMR30 __REG(0x40000178) /* Request to Channel Map Register for USB endpoint 6 Request */
149 #define DRCMR31 __REG(0x4000017C) /* Request to Channel Map Register for USB endpoint 7 Request */
150 #define DRCMR32 __REG(0x40000180) /* Request to Channel Map Register for USB endpoint 8 Request */
151 #define DRCMR33 __REG(0x40000184) /* Request to Channel Map Register for USB endpoint 9 Request */
152 #define DRCMR34 __REG(0x40000188) /* Reserved */
153 #define DRCMR35 __REG(0x4000018C) /* Request to Channel Map Register for USB endpoint 11 Request */
154 #define DRCMR36 __REG(0x40000190) /* Request to Channel Map Register for USB endpoint 12 Request */
155 #define DRCMR37 __REG(0x40000194) /* Request to Channel Map Register for USB endpoint 13 Request */
156 #define DRCMR38 __REG(0x40000198) /* Request to Channel Map Register for USB endpoint 14 Request */
157 #define DRCMR39 __REG(0x4000019C) /* Reserved */
159 #define DRCMRRXSADR DRCMR2
160 #define DRCMRTXSADR DRCMR3
161 #define DRCMRRXBTRBR DRCMR4
162 #define DRCMRTXBTTHR DRCMR5
163 #define DRCMRRXFFRBR DRCMR6
164 #define DRCMRTXFFTHR DRCMR7
165 #define DRCMRRXMCDR DRCMR8
166 #define DRCMRRXMODR DRCMR9
167 #define DRCMRTXMODR DRCMR10
168 #define DRCMRRXPCDR DRCMR11
169 #define DRCMRTXPCDR DRCMR12
170 #define DRCMRRXSSDR DRCMR13
171 #define DRCMRTXSSDR DRCMR14
172 #define DRCMRRXICDR DRCMR17
173 #define DRCMRTXICDR DRCMR18
174 #define DRCMRRXSTRBR DRCMR19
175 #define DRCMRTXSTTHR DRCMR20
176 #define DRCMRRXMMC DRCMR21
177 #define DRCMRTXMMC DRCMR22
179 #define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
180 #define DRCMR_CHLNUM 0x0f /* mask for Channel Number (read / write) */
182 #define DDADR0 __REG(0x40000200) /* DMA Descriptor Address Register Channel 0 */
183 #define DSADR0 __REG(0x40000204) /* DMA Source Address Register Channel 0 */
184 #define DTADR0 __REG(0x40000208) /* DMA Target Address Register Channel 0 */
185 #define DCMD0 __REG(0x4000020c) /* DMA Command Address Register Channel 0 */
186 #define DDADR1 __REG(0x40000210) /* DMA Descriptor Address Register Channel 1 */
187 #define DSADR1 __REG(0x40000214) /* DMA Source Address Register Channel 1 */
188 #define DTADR1 __REG(0x40000218) /* DMA Target Address Register Channel 1 */
189 #define DCMD1 __REG(0x4000021c) /* DMA Command Address Register Channel 1 */
190 #define DDADR2 __REG(0x40000220) /* DMA Descriptor Address Register Channel 2 */
191 #define DSADR2 __REG(0x40000224) /* DMA Source Address Register Channel 2 */
192 #define DTADR2 __REG(0x40000228) /* DMA Target Address Register Channel 2 */
193 #define DCMD2 __REG(0x4000022c) /* DMA Command Address Register Channel 2 */
194 #define DDADR3 __REG(0x40000230) /* DMA Descriptor Address Register Channel 3 */
195 #define DSADR3 __REG(0x40000234) /* DMA Source Address Register Channel 3 */
196 #define DTADR3 __REG(0x40000238) /* DMA Target Address Register Channel 3 */
197 #define DCMD3 __REG(0x4000023c) /* DMA Command Address Register Channel 3 */
198 #define DDADR4 __REG(0x40000240) /* DMA Descriptor Address Register Channel 4 */
199 #define DSADR4 __REG(0x40000244) /* DMA Source Address Register Channel 4 */
200 #define DTADR4 __REG(0x40000248) /* DMA Target Address Register Channel 4 */
201 #define DCMD4 __REG(0x4000024c) /* DMA Command Address Register Channel 4 */
202 #define DDADR5 __REG(0x40000250) /* DMA Descriptor Address Register Channel 5 */
203 #define DSADR5 __REG(0x40000254) /* DMA Source Address Register Channel 5 */
204 #define DTADR5 __REG(0x40000258) /* DMA Target Address Register Channel 5 */
205 #define DCMD5 __REG(0x4000025c) /* DMA Command Address Register Channel 5 */
206 #define DDADR6 __REG(0x40000260) /* DMA Descriptor Address Register Channel 6 */
207 #define DSADR6 __REG(0x40000264) /* DMA Source Address Register Channel 6 */
208 #define DTADR6 __REG(0x40000268) /* DMA Target Address Register Channel 6 */
209 #define DCMD6 __REG(0x4000026c) /* DMA Command Address Register Channel 6 */
210 #define DDADR7 __REG(0x40000270) /* DMA Descriptor Address Register Channel 7 */
211 #define DSADR7 __REG(0x40000274) /* DMA Source Address Register Channel 7 */
212 #define DTADR7 __REG(0x40000278) /* DMA Target Address Register Channel 7 */
213 #define DCMD7 __REG(0x4000027c) /* DMA Command Address Register Channel 7 */
214 #define DDADR8 __REG(0x40000280) /* DMA Descriptor Address Register Channel 8 */
215 #define DSADR8 __REG(0x40000284) /* DMA Source Address Register Channel 8 */
216 #define DTADR8 __REG(0x40000288) /* DMA Target Address Register Channel 8 */
217 #define DCMD8 __REG(0x4000028c) /* DMA Command Address Register Channel 8 */
218 #define DDADR9 __REG(0x40000290) /* DMA Descriptor Address Register Channel 9 */
219 #define DSADR9 __REG(0x40000294) /* DMA Source Address Register Channel 9 */
220 #define DTADR9 __REG(0x40000298) /* DMA Target Address Register Channel 9 */
221 #define DCMD9 __REG(0x4000029c) /* DMA Command Address Register Channel 9 */
222 #define DDADR10 __REG(0x400002a0) /* DMA Descriptor Address Register Channel 10 */
223 #define DSADR10 __REG(0x400002a4) /* DMA Source Address Register Channel 10 */
224 #define DTADR10 __REG(0x400002a8) /* DMA Target Address Register Channel 10 */
225 #define DCMD10 __REG(0x400002ac) /* DMA Command Address Register Channel 10 */
226 #define DDADR11 __REG(0x400002b0) /* DMA Descriptor Address Register Channel 11 */
227 #define DSADR11 __REG(0x400002b4) /* DMA Source Address Register Channel 11 */
228 #define DTADR11 __REG(0x400002b8) /* DMA Target Address Register Channel 11 */
229 #define DCMD11 __REG(0x400002bc) /* DMA Command Address Register Channel 11 */
230 #define DDADR12 __REG(0x400002c0) /* DMA Descriptor Address Register Channel 12 */
231 #define DSADR12 __REG(0x400002c4) /* DMA Source Address Register Channel 12 */
232 #define DTADR12 __REG(0x400002c8) /* DMA Target Address Register Channel 12 */
233 #define DCMD12 __REG(0x400002cc) /* DMA Command Address Register Channel 12 */
234 #define DDADR13 __REG(0x400002d0) /* DMA Descriptor Address Register Channel 13 */
235 #define DSADR13 __REG(0x400002d4) /* DMA Source Address Register Channel 13 */
236 #define DTADR13 __REG(0x400002d8) /* DMA Target Address Register Channel 13 */
237 #define DCMD13 __REG(0x400002dc) /* DMA Command Address Register Channel 13 */
238 #define DDADR14 __REG(0x400002e0) /* DMA Descriptor Address Register Channel 14 */
239 #define DSADR14 __REG(0x400002e4) /* DMA Source Address Register Channel 14 */
240 #define DTADR14 __REG(0x400002e8) /* DMA Target Address Register Channel 14 */
241 #define DCMD14 __REG(0x400002ec) /* DMA Command Address Register Channel 14 */
242 #define DDADR15 __REG(0x400002f0) /* DMA Descriptor Address Register Channel 15 */
243 #define DSADR15 __REG(0x400002f4) /* DMA Source Address Register Channel 15 */
244 #define DTADR15 __REG(0x400002f8) /* DMA Target Address Register Channel 15 */
245 #define DCMD15 __REG(0x400002fc) /* DMA Command Address Register Channel 15 */
247 #define DDADR(x) __REG2(0x40000200, (x) << 4)
248 #define DSADR(x) __REG2(0x40000204, (x) << 4)
249 #define DTADR(x) __REG2(0x40000208, (x) << 4)
250 #define DCMD(x) __REG2(0x4000020c, (x) << 4)
252 #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
253 #define DDADR_STOP (1 << 0) /* Stop (read / write) */
255 #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
256 #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
257 #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
258 #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
259 #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
260 #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
261 #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
262 #define DCMD_BURST8 (1 << 16) /* 8 byte burst */
263 #define DCMD_BURST16 (2 << 16) /* 16 byte burst */
264 #define DCMD_BURST32 (3 << 16) /* 32 byte burst */
265 #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
266 #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
267 #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
268 #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
270 /* default combinations */
271 #define DCMD_RXPCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
272 #define DCMD_RXMCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
273 #define DCMD_TXPCDR (DCMD_INCSRCADDR|DCMD_FLOWTRG|DCMD_BURST32|DCMD_WIDTH4)
280 /* Full Function UART (FFUART) */
282 #define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
283 #define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
284 #define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
285 #define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
286 #define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
287 #define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
288 #define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
289 #define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
290 #define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
291 #define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
292 #define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
293 #define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
294 #define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
296 /* Bluetooth UART (BTUART) */
298 #define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
299 #define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
300 #define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
301 #define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
302 #define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
303 #define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
304 #define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
305 #define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
306 #define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
307 #define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
308 #define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
309 #define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
310 #define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
312 /* Standard UART (STUART) */
314 #define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
315 #define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
316 #define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
317 #define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
318 #define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
319 #define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
320 #define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
321 #define STLSR __REG(0x40700014) /* Line Status Register (read only) */
322 #define STMSR __REG(0x40700018) /* Reserved */
323 #define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
324 #define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
325 #define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
326 #define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
328 #define IER_DMAE (1 << 7) /* DMA Requests Enable */
329 #define IER_UUE (1 << 6) /* UART Unit Enable */
330 #define IER_NRZE (1 << 5) /* NRZ coding Enable */
331 #define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
332 #define IER_MIE (1 << 3) /* Modem Interrupt Enable */
333 #define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
334 #define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
335 #define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
337 #define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
338 #define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
339 #define IIR_TOD (1 << 3) /* Time Out Detected */
340 #define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
341 #define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
342 #define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
344 #define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
345 #define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
346 #define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
347 #define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
348 #define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
349 #define FCR_ITL_1 (0)
350 #define FCR_ITL_8 (FCR_ITL1)
351 #define FCR_ITL_16 (FCR_ITL2)
352 #define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
354 #define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
355 #define LCR_SB (1 << 6) /* Set Break */
356 #define LCR_STKYP (1 << 5) /* Sticky Parity */
357 #define LCR_EPS (1 << 4) /* Even Parity Select */
358 #define LCR_PEN (1 << 3) /* Parity Enable */
359 #define LCR_STB (1 << 2) /* Stop Bit */
360 #define LCR_WLS1 (1 << 1) /* Word Length Select */
361 #define LCR_WLS0 (1 << 0) /* Word Length Select */
363 #define LSR_FIFOE (1 << 7) /* FIFO Error Status */
364 #define LSR_TEMT (1 << 6) /* Transmitter Empty */
365 #define LSR_TDRQ (1 << 5) /* Transmit Data Request */
366 #define LSR_BI (1 << 4) /* Break Interrupt */
367 #define LSR_FE (1 << 3) /* Framing Error */
368 #define LSR_PE (1 << 2) /* Parity Error */
369 #define LSR_OE (1 << 1) /* Overrun Error */
370 #define LSR_DR (1 << 0) /* Data Ready */
372 #define MCR_LOOP (1 << 4) */
373 #define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
374 #define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
375 #define MCR_RTS (1 << 1) /* Request to Send */
376 #define MCR_DTR (1 << 0) /* Data Terminal Ready */
378 #define MSR_DCD (1 << 7) /* Data Carrier Detect */
379 #define MSR_RI (1 << 6) /* Ring Indicator */
380 #define MSR_DSR (1 << 5) /* Data Set Ready */
381 #define MSR_CTS (1 << 4) /* Clear To Send */
382 #define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
383 #define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
384 #define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
385 #define MSR_DCTS (1 << 0) /* Delta Clear To Send */
388 * IrSR (Infrared Selection Register)
390 #define IrSR_OFFSET 0x20
392 #define IrSR_RXPL_NEG_IS_ZERO (1<<4)
393 #define IrSR_RXPL_POS_IS_ZERO 0x0
394 #define IrSR_TXPL_NEG_IS_ZERO (1<<3)
395 #define IrSR_TXPL_POS_IS_ZERO 0x0
396 #define IrSR_XMODE_PULSE_1_6 (1<<2)
397 #define IrSR_XMODE_PULSE_3_16 0x0
398 #define IrSR_RCVEIR_IR_MODE (1<<1)
399 #define IrSR_RCVEIR_UART_MODE 0x0
400 #define IrSR_XMITIR_IR_MODE (1<<0)
401 #define IrSR_XMITIR_UART_MODE 0x0
403 #define IrSR_IR_RECEIVE_ON (\
404 IrSR_RXPL_NEG_IS_ZERO | \
405 IrSR_TXPL_POS_IS_ZERO | \
406 IrSR_XMODE_PULSE_3_16 | \
407 IrSR_RCVEIR_IR_MODE | \
408 IrSR_XMITIR_UART_MODE)
410 #define IrSR_IR_TRANSMIT_ON (\
411 IrSR_RXPL_NEG_IS_ZERO | \
412 IrSR_TXPL_POS_IS_ZERO | \
413 IrSR_XMODE_PULSE_3_16 | \
414 IrSR_RCVEIR_UART_MODE | \
421 #define IBMR __REG(0x40301680) /* I2C Bus Monitor Register - IBMR */
422 #define IDBR __REG(0x40301688) /* I2C Data Buffer Register - IDBR */
423 #define ICR __REG(0x40301690) /* I2C Control Register - ICR */
424 #define ISR __REG(0x40301698) /* I2C Status Register - ISR */
425 #define ISAR __REG(0x403016A0) /* I2C Slave Address Register - ISAR */
427 /* ----- Control register bits ---------------------------------------- */
429 #define ICR_START 0x1 /* start bit */
430 #define ICR_STOP 0x2 /* stop bit */
431 #define ICR_ACKNAK 0x4 /* send ACK(0) or NAK(1) */
432 #define ICR_TB 0x8 /* transfer byte bit */
433 #define ICR_MA 0x10 /* master abort */
434 #define ICR_SCLE 0x20 /* master clock enable */
435 #define ICR_IUE 0x40 /* unit enable */
436 #define ICR_GCD 0x80 /* general call disable */
437 #define ICR_ITEIE 0x100 /* enable tx interrupts */
438 #define ICR_IRFIE 0x200 /* enable rx interrupts */
439 #define ICR_BEIE 0x400 /* enable bus error ints */
440 #define ICR_SSDIE 0x800 /* slave STOP detected int enable */
441 #define ICR_ALDIE 0x1000 /* enable arbitration interrupt */
442 #define ICR_SADIE 0x2000 /* slave address detected int enable */
443 #define ICR_UR 0x4000 /* unit reset */
444 #define ICR_FM 0x8000 /* Fast Mode */
446 /* ----- Status register bits ----------------------------------------- */
448 #define ISR_RWM 0x1 /* read/write mode */
449 #define ISR_ACKNAK 0x2 /* ack/nak status */
450 #define ISR_UB 0x4 /* unit busy */
451 #define ISR_IBB 0x8 /* bus busy */
452 #define ISR_SSD 0x10 /* slave stop detected */
453 #define ISR_ALD 0x20 /* arbitration loss detected */
454 #define ISR_ITE 0x40 /* tx buffer empty */
455 #define ISR_IRF 0x80 /* rx buffer full */
456 #define ISR_GCAD 0x100 /* general call address detected */
457 #define ISR_SAD 0x200 /* slave address detected */
458 #define ISR_BED 0x400 /* bus error no ACK/NAK */
461 * Serial Audio Controller
465 /* FIXME the audio defines collide w/ the SA1111 defines. I don't like these
466 * short defines because there is too much chance of namespace collision */
468 /*#define SACR0 __REG(0x40400000) / Global Control Register */
469 /*#define SACR1 __REG(0x40400004) / Serial Audio I 2 S/MSB-Justified Control Register */
470 /*#define SASR0 __REG(0x4040000C) / Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
471 /*#define SAIMR __REG(0x40400014) / Serial Audio Interrupt Mask Register */
472 /*#define SAICR __REG(0x40400018) / Serial Audio Interrupt Clear Register */
473 /*#define SADIV __REG(0x40400060) / Audio Clock Divider Register. */
474 /*#define SADR __REG(0x40400080) / Serial Audio Data Register (TX and RX FIFO access Register). */
478 * AC97 Controller registers
481 #define POCR __REG(0x40500000) /* PCM Out Control Register */
482 #define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
484 #define PICR __REG(0x40500004) /* PCM In Control Register */
485 #define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
487 #define MCCR __REG(0x40500008) /* Mic In Control Register */
488 #define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
490 #define GCR __REG(0x4050000C) /* Global Control Register */
491 #define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
492 #define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
493 #define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
494 #define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
495 #define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
496 #define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
497 #define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
498 #define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
499 #define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
500 #define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
502 #define POSR __REG(0x40500010) /* PCM Out Status Register */
503 #define POSR_FIFOE (1 << 4) /* FIFO error */
505 #define PISR __REG(0x40500014) /* PCM In Status Register */
506 #define PISR_FIFOE (1 << 4) /* FIFO error */
508 #define MCSR __REG(0x40500018) /* Mic In Status Register */
509 #define MCSR_FIFOE (1 << 4) /* FIFO error */
511 #define GSR __REG(0x4050001C) /* Global Status Register */
512 #define GSR_CDONE (1 << 19) /* Command Done */
513 #define GSR_SDONE (1 << 18) /* Status Done */
514 #define GSR_RDCS (1 << 15) /* Read Completion Status */
515 #define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
516 #define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
517 #define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
518 #define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
519 #define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
520 #define GSR_SCR (1 << 9) /* Secondary Codec Ready */
521 #define GSR_PCR (1 << 8) /* Primary Codec Ready */
522 #define GSR_MINT (1 << 7) /* Mic In Interrupt */
523 #define GSR_POINT (1 << 6) /* PCM Out Interrupt */
524 #define GSR_PIINT (1 << 5) /* PCM In Interrupt */
525 #define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
526 #define GSR_MIINT (1 << 1) /* Modem In Interrupt */
527 #define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
529 #define CAR __REG(0x40500020) /* CODEC Access Register */
530 #define CAR_CAIP (1 << 0) /* Codec Access In Progress */
532 #define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
533 #define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
535 #define MOCR __REG(0x40500100) /* Modem Out Control Register */
536 #define MOCR_FEIE (1 << 3) /* FIFO Error */
538 #define MICR __REG(0x40500108) /* Modem In Control Register */
539 #define MICR_FEIE (1 << 3) /* FIFO Error */
541 #define MOSR __REG(0x40500110) /* Modem Out Status Register */
542 #define MOSR_FIFOE (1 << 4) /* FIFO error */
544 #define MISR __REG(0x40500118) /* Modem In Status Register */
545 #define MISR_FIFOE (1 << 4) /* FIFO error */
547 #define MODR __REG(0x40500140) /* Modem FIFO Data Register */
549 #define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
550 #define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
551 #define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
552 #define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
556 * USB Device Controller
558 #define UDC_RES1 __REG(0x40600004) /* UDC Undocumented - Reserved1 */
559 #define UDC_RES2 __REG(0x40600008) /* UDC Undocumented - Reserved2 */
560 #define UDC_RES3 __REG(0x4060000C) /* UDC Undocumented - Reserved3 */
562 #define UDCCR __REG(0x40600000) /* UDC Control Register */
563 #define UDCCR_UDE (1 << 0) /* UDC enable */
564 #define UDCCR_UDA (1 << 1) /* UDC active */
565 #define UDCCR_RSM (1 << 2) /* Device resume */
566 #define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
567 #define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
568 #define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
569 #define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
570 #define UDCCR_REM (1 << 7) /* Reset interrupt mask */
572 #define UDCCS0 __REG(0x40600010) /* UDC Endpoint 0 Control/Status Register */
573 #define UDCCS0_OPR (1 << 0) /* OUT packet ready */
574 #define UDCCS0_IPR (1 << 1) /* IN packet ready */
575 #define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
576 #define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
577 #define UDCCS0_SST (1 << 4) /* Sent stall */
578 #define UDCCS0_FST (1 << 5) /* Force stall */
579 #define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
580 #define UDCCS0_SA (1 << 7) /* Setup active */
582 /* Bulk IN - Endpoint 1,6,11 */
583 #define UDCCS1 __REG(0x40600014) /* UDC Endpoint 1 (IN) Control/Status Register */
584 #define UDCCS6 __REG(0x40600028) /* UDC Endpoint 6 (IN) Control/Status Register */
585 #define UDCCS11 __REG(0x4060003C) /* UDC Endpoint 11 (IN) Control/Status Register */
587 #define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
588 #define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
589 #define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
590 #define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
591 #define UDCCS_BI_SST (1 << 4) /* Sent stall */
592 #define UDCCS_BI_FST (1 << 5) /* Force stall */
593 #define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
595 /* Bulk OUT - Endpoint 2,7,12 */
596 #define UDCCS2 __REG(0x40600018) /* UDC Endpoint 2 (OUT) Control/Status Register */
597 #define UDCCS7 __REG(0x4060002C) /* UDC Endpoint 7 (OUT) Control/Status Register */
598 #define UDCCS12 __REG(0x40600040) /* UDC Endpoint 12 (OUT) Control/Status Register */
600 #define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
601 #define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
602 #define UDCCS_BO_DME (1 << 3) /* DMA enable */
603 #define UDCCS_BO_SST (1 << 4) /* Sent stall */
604 #define UDCCS_BO_FST (1 << 5) /* Force stall */
605 #define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
606 #define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
608 /* Isochronous IN - Endpoint 3,8,13 */
609 #define UDCCS3 __REG(0x4060001C) /* UDC Endpoint 3 (IN) Control/Status Register */
610 #define UDCCS8 __REG(0x40600030) /* UDC Endpoint 8 (IN) Control/Status Register */
611 #define UDCCS13 __REG(0x40600044) /* UDC Endpoint 13 (IN) Control/Status Register */
613 #define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
614 #define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
615 #define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
616 #define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
617 #define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
619 /* Isochronous OUT - Endpoint 4,9,14 */
620 #define UDCCS4 __REG(0x40600020) /* UDC Endpoint 4 (OUT) Control/Status Register */
621 #define UDCCS9 __REG(0x40600034) /* UDC Endpoint 9 (OUT) Control/Status Register */
622 #define UDCCS14 __REG(0x40600048) /* UDC Endpoint 14 (OUT) Control/Status Register */
624 #define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
625 #define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
626 #define UDCCS_IO_ROF (1 << 3) /* Receive overflow */
627 #define UDCCS_IO_DME (1 << 3) /* DMA enable */
628 #define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
629 #define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
631 /* Interrupt IN - Endpoint 5,10,15 */
632 #define UDCCS5 __REG(0x40600024) /* UDC Endpoint 5 (Interrupt) Control/Status Register */
633 #define UDCCS10 __REG(0x40600038) /* UDC Endpoint 10 (Interrupt) Control/Status Register */
634 #define UDCCS15 __REG(0x4060004C) /* UDC Endpoint 15 (Interrupt) Control/Status Register */
636 #define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
637 #define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
638 #define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
639 #define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
640 #define UDCCS_INT_SST (1 << 4) /* Sent stall */
641 #define UDCCS_INT_FST (1 << 5) /* Force stall */
642 #define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
644 #define UFNRH __REG(0x40600060) /* UDC Frame Number Register High */
645 #define UFNRL __REG(0x40600064) /* UDC Frame Number Register Low */
646 #define UBCR2 __REG(0x40600068) /* UDC Byte Count Reg 2 */
647 #define UBCR4 __REG(0x4060006c) /* UDC Byte Count Reg 4 */
648 #define UBCR7 __REG(0x40600070) /* UDC Byte Count Reg 7 */
649 #define UBCR9 __REG(0x40600074) /* UDC Byte Count Reg 9 */
650 #define UBCR12 __REG(0x40600078) /* UDC Byte Count Reg 12 */
651 #define UBCR14 __REG(0x4060007c) /* UDC Byte Count Reg 14 */
652 #define UDDR0 __REG(0x40600080) /* UDC Endpoint 0 Data Register */
653 #define UDDR1 __REG(0x40600100) /* UDC Endpoint 1 Data Register */
654 #define UDDR2 __REG(0x40600180) /* UDC Endpoint 2 Data Register */
655 #define UDDR3 __REG(0x40600200) /* UDC Endpoint 3 Data Register */
656 #define UDDR4 __REG(0x40600400) /* UDC Endpoint 4 Data Register */
657 #define UDDR5 __REG(0x406000A0) /* UDC Endpoint 5 Data Register */
658 #define UDDR6 __REG(0x40600600) /* UDC Endpoint 6 Data Register */
659 #define UDDR7 __REG(0x40600680) /* UDC Endpoint 7 Data Register */
660 #define UDDR8 __REG(0x40600700) /* UDC Endpoint 8 Data Register */
661 #define UDDR9 __REG(0x40600900) /* UDC Endpoint 9 Data Register */
662 #define UDDR10 __REG(0x406000C0) /* UDC Endpoint 10 Data Register */
663 #define UDDR11 __REG(0x40600B00) /* UDC Endpoint 11 Data Register */
664 #define UDDR12 __REG(0x40600B80) /* UDC Endpoint 12 Data Register */
665 #define UDDR13 __REG(0x40600C00) /* UDC Endpoint 13 Data Register */
666 #define UDDR14 __REG(0x40600E00) /* UDC Endpoint 14 Data Register */
667 #define UDDR15 __REG(0x406000E0) /* UDC Endpoint 15 Data Register */
669 #define UICR0 __REG(0x40600050) /* UDC Interrupt Control Register 0 */
671 #define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
672 #define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
673 #define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
674 #define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
675 #define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
676 #define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
677 #define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
678 #define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
680 #define UICR1 __REG(0x40600054) /* UDC Interrupt Control Register 1 */
682 #define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
683 #define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
684 #define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
685 #define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
686 #define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
687 #define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
688 #define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
689 #define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
691 #define USIR0 __REG(0x40600058) /* UDC Status Interrupt Register 0 */
693 #define USIR0_IR0 (1 << 0) /* Interrup request ep 0 */
694 #define USIR0_IR1 (1 << 1) /* Interrup request ep 1 */
695 #define USIR0_IR2 (1 << 2) /* Interrup request ep 2 */
696 #define USIR0_IR3 (1 << 3) /* Interrup request ep 3 */
697 #define USIR0_IR4 (1 << 4) /* Interrup request ep 4 */
698 #define USIR0_IR5 (1 << 5) /* Interrup request ep 5 */
699 #define USIR0_IR6 (1 << 6) /* Interrup request ep 6 */
700 #define USIR0_IR7 (1 << 7) /* Interrup request ep 7 */
702 #define USIR1 __REG(0x4060005C) /* UDC Status Interrupt Register 1 */
704 #define USIR1_IR8 (1 << 0) /* Interrup request ep 8 */
705 #define USIR1_IR9 (1 << 1) /* Interrup request ep 9 */
706 #define USIR1_IR10 (1 << 2) /* Interrup request ep 10 */
707 #define USIR1_IR11 (1 << 3) /* Interrup request ep 11 */
708 #define USIR1_IR12 (1 << 4) /* Interrup request ep 12 */
709 #define USIR1_IR13 (1 << 5) /* Interrup request ep 13 */
710 #define USIR1_IR14 (1 << 6) /* Interrup request ep 14 */
711 #define USIR1_IR15 (1 << 7) /* Interrup request ep 15 */
715 * Fast Infrared Communication Port
718 #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
719 #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
720 #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
721 #define ICDR __REG(0x4080000c) /* ICP Data Register */
722 #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
723 #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
730 #define RCNR __REG(0x40900000) /* RTC Count Register */
731 #define RTAR __REG(0x40900004) /* RTC Alarm Register */
732 #define RTSR __REG(0x40900008) /* RTC Status Register */
733 #define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
735 #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
736 #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
737 #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
738 #define RTSR_AL (1 << 0) /* RTC alarm detected */
742 * OS Timer & Match Registers
745 #define OSMR0 __REG(0x40A00000) /* */
746 #define OSMR1 __REG(0x40A00004) /* */
747 #define OSMR2 __REG(0x40A00008) /* */
748 #define OSMR3 __REG(0x40A0000C) /* */
749 #define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
750 #define OSSR __REG(0x40A00014) /* OS Timer Status Register */
751 #define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
752 #define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
754 #define OSSR_M3 (1 << 3) /* Match status channel 3 */
755 #define OSSR_M2 (1 << 2) /* Match status channel 2 */
756 #define OSSR_M1 (1 << 1) /* Match status channel 1 */
757 #define OSSR_M0 (1 << 0) /* Match status channel 0 */
759 #define OWER_WME (1 << 0) /* Watchdog Match Enable */
761 #define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
762 #define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
763 #define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
764 #define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
768 * Pulse Width Modulator
771 #define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
772 #define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
773 #define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
775 #define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
776 #define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
777 #define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
781 * Interrupt Controller
784 #define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
785 #define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
786 #define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
787 #define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
788 #define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
789 #define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
793 * General Purpose I/O
796 #define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
797 #define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
798 #define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
800 #define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
801 #define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
802 #define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
804 #define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
805 #define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
806 #define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
808 #define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
809 #define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
810 #define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
812 #define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
813 #define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
814 #define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
816 #define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
817 #define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
818 #define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
820 #define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
821 #define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
822 #define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
824 #define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
825 #define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
826 #define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
827 #define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
828 #define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
829 #define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO 80 */
831 /* More handy macros. The argument is a literal GPIO number. */
833 #define GPIO_bit(x) (1 << ((x) & 0x1f))
834 #define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
835 #define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
836 #define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
837 #define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
838 #define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
839 #define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
840 #define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
841 #define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
843 /* GPIO alternate function assignments */
845 #define GPIO1_RST 1 /* reset */
846 #define GPIO6_MMCCLK 6 /* MMC Clock */
847 #define GPIO8_48MHz 7 /* 48 MHz clock output */
848 #define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */
849 #define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */
850 #define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */
851 #define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */
852 #define GPIO12_32KHz 12 /* 32 kHz out */
853 #define GPIO13_MBGNT 13 /* memory controller grant */
854 #define GPIO14_MBREQ 14 /* alternate bus master request */
855 #define GPIO15_nCS_1 15 /* chip select 1 */
856 #define GPIO16_PWM0 16 /* PWM0 output */
857 #define GPIO17_PWM1 17 /* PWM1 output */
858 #define GPIO18_RDY 18 /* Ext. Bus Ready */
859 #define GPIO19_DREQ1 19 /* External DMA Request */
860 #define GPIO20_DREQ0 20 /* External DMA Request */
861 #define GPIO23_SCLK 23 /* SSP clock */
862 #define GPIO24_SFRM 24 /* SSP Frame */
863 #define GPIO25_STXD 25 /* SSP transmit */
864 #define GPIO26_SRXD 26 /* SSP receive */
865 #define GPIO27_SEXTCLK 27 /* SSP ext_clk */
866 #define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */
867 #define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */
868 #define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */
869 #define GPIO31_SYNC 31 /* AC97/I2S sync */
870 #define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */
871 #define GPIO33_nCS_5 33 /* chip select 5 */
872 #define GPIO34_FFRXD 34 /* FFUART receive */
873 #define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */
874 #define GPIO35_FFCTS 35 /* FFUART Clear to send */
875 #define GPIO36_FFDCD 36 /* FFUART Data carrier detect */
876 #define GPIO37_FFDSR 37 /* FFUART data set ready */
877 #define GPIO38_FFRI 38 /* FFUART Ring Indicator */
878 #define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */
879 #define GPIO39_FFTXD 39 /* FFUART transmit data */
880 #define GPIO40_FFDTR 40 /* FFUART data terminal Ready */
881 #define GPIO41_FFRTS 41 /* FFUART request to send */
882 #define GPIO42_BTRXD 42 /* BTUART receive data */
883 #define GPIO43_BTTXD 43 /* BTUART transmit data */
884 #define GPIO44_BTCTS 44 /* BTUART clear to send */
885 #define GPIO45_BTRTS 45 /* BTUART request to send */
886 #define GPIO46_ICPRXD 46 /* ICP receive data */
887 #define GPIO46_STRXD 46 /* STD_UART receive data */
888 #define GPIO47_ICPTXD 47 /* ICP transmit data */
889 #define GPIO47_STTXD 47 /* STD_UART transmit data */
890 #define GPIO48_nPOE 48 /* Output Enable for Card Space */
891 #define GPIO49_nPWE 49 /* Write Enable for Card Space */
892 #define GPIO50_nPIOR 50 /* I/O Read for Card Space */
893 #define GPIO51_nPIOW 51 /* I/O Write for Card Space */
894 #define GPIO52_nPCE_1 52 /* Card Enable for Card Space */
895 #define GPIO53_nPCE_2 53 /* Card Enable for Card Space */
896 #define GPIO53_MMCCLK 53 /* MMC Clock */
897 #define GPIO54_MMCCLK 54 /* MMC Clock */
898 #define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */
899 #define GPIO55_nPREG 55 /* Card Address bit 26 */
900 #define GPIO56_nPWAIT 56 /* Wait signal for Card Space */
901 #define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */
902 #define GPIO58_LDD_0 58 /* LCD data pin 0 */
903 #define GPIO59_LDD_1 59 /* LCD data pin 1 */
904 #define GPIO60_LDD_2 60 /* LCD data pin 2 */
905 #define GPIO61_LDD_3 61 /* LCD data pin 3 */
906 #define GPIO62_LDD_4 62 /* LCD data pin 4 */
907 #define GPIO63_LDD_5 63 /* LCD data pin 5 */
908 #define GPIO64_LDD_6 64 /* LCD data pin 6 */
909 #define GPIO65_LDD_7 65 /* LCD data pin 7 */
910 #define GPIO66_LDD_8 66 /* LCD data pin 8 */
911 #define GPIO66_MBREQ 66 /* alternate bus master req */
912 #define GPIO67_LDD_9 67 /* LCD data pin 9 */
913 #define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */
914 #define GPIO68_LDD_10 68 /* LCD data pin 10 */
915 #define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */
916 #define GPIO69_LDD_11 69 /* LCD data pin 11 */
917 #define GPIO69_MMCCLK 69 /* MMC_CLK */
918 #define GPIO70_LDD_12 70 /* LCD data pin 12 */
919 #define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */
920 #define GPIO71_LDD_13 71 /* LCD data pin 13 */
921 #define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */
922 #define GPIO72_LDD_14 72 /* LCD data pin 14 */
923 #define GPIO72_32kHz 72 /* 32 kHz clock */
924 #define GPIO73_LDD_15 73 /* LCD data pin 15 */
925 #define GPIO73_MBGNT 73 /* Memory controller grant */
926 #define GPIO74_LCD_FCLK 74 /* LCD Frame clock */
927 #define GPIO75_LCD_LCLK 75 /* LCD line clock */
928 #define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */
929 #define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */
930 #define GPIO78_nCS_2 78 /* chip select 2 */
931 #define GPIO79_nCS_3 79 /* chip select 3 */
932 #define GPIO80_nCS_4 80 /* chip select 4 */
934 /* GPIO alternate function mode & direction */
936 #define GPIO_IN 0x000
937 #define GPIO_OUT 0x080
938 #define GPIO_ALT_FN_1_IN 0x100
939 #define GPIO_ALT_FN_1_OUT 0x180
940 #define GPIO_ALT_FN_2_IN 0x200
941 #define GPIO_ALT_FN_2_OUT 0x280
942 #define GPIO_ALT_FN_3_IN 0x300
943 #define GPIO_ALT_FN_3_OUT 0x380
944 #define GPIO_MD_MASK_NR 0x07f
945 #define GPIO_MD_MASK_DIR 0x080
946 #define GPIO_MD_MASK_FN 0x300
948 #define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)
949 #define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)
950 #define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT)
951 #define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)
952 #define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)
953 #define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)
954 #define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)
955 #define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)
956 #define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)
957 #define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)
958 #define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)
959 #define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)
960 #define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)
961 #define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)
962 #define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)
963 #define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)
964 #define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT)
965 #define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)
966 #define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)
967 #define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)
968 #define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)
969 #define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)
970 #define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN)
971 #define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)
972 #define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)
973 #define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)
974 #define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)
975 #define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)
976 #define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)
977 #define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)
978 #define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)
979 #define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)
980 #define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)
981 #define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)
982 #define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)
983 #define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)
984 #define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)
985 #define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)
986 #define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)
987 #define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)
988 #define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)
989 #define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)
990 #define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)
991 #define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)
992 #define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)
993 #define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)
994 #define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)
995 #define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)
996 #define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)
997 #define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
998 #define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)
999 #define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)
1000 #define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)
1001 #define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)
1002 #define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)
1003 #define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)
1004 #define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)
1005 #define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)
1006 #define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)
1007 #define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)
1008 #define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)
1009 #define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)
1010 #define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)
1011 #define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)
1012 #define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)
1013 #define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)
1014 #define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)
1015 #define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)
1016 #define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)
1017 #define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)
1018 #define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)
1019 #define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)
1020 #define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)
1021 #define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)
1022 #define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)
1023 #define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
1024 #define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT)
1025 #define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT)
1026 #define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT)
1027 #define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT)
1028 #define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT)
1029 #define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT)
1030 #define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT)
1031 #define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT)
1032 #define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT)
1033 #define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT)
1034 #define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT)
1035 #define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT)
1036 #define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT)
1037 #define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT)
1038 #define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT)
1039 #define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT)
1046 #define PMCR __REG(0x40F00000) /* Power Manager Control Register */
1047 #define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
1048 #define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
1049 #define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
1050 #define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
1051 #define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
1052 #define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
1053 #define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
1054 #define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
1055 #define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
1056 #define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
1057 #define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
1059 #define PSSR_RDH (1 << 5) /* Read Disable Hold */
1060 #define PSSR_PH (1 << 4) /* Peripheral Control Hold */
1061 #define PSSR_VFS (1 << 2) /* VDD Fault Status */
1062 #define PSSR_BFS (1 << 1) /* Battery Fault Status */
1063 #define PSSR_SSS (1 << 0) /* Software Sleep Status */
1065 #define PCFR_DS (1 << 3) /* Deep Sleep Mode */
1066 #define PCFR_FS (1 << 2) /* Float Static Chip Selects */
1067 #define PCFR_FP (1 << 1) /* Float PCMCIA controls */
1068 #define PCFR_OPDE (1 << 0) /* 3.6864 MHz oscillator power-down enable */
1070 #define RCSR_GPR (1 << 3) /* GPIO Reset */
1071 #define RCSR_SMR (1 << 2) /* Sleep Mode */
1072 #define RCSR_WDR (1 << 1) /* Watchdog Reset */
1073 #define RCSR_HWR (1 << 0) /* Hardware Reset */
1077 * SSP Serial Port Registers
1080 #define SSCR0 __REG(0x41000000) /* SSP Control Register 0 */
1081 #define SSCR1 __REG(0x41000004) /* SSP Control Register 1 */
1082 #define SSSR __REG(0x41000008) /* SSP Status Register */
1083 #define SSITR __REG(0x4100000C) /* SSP Interrupt Test Register */
1084 #define SSDR __REG(0x41000010) /* (Write / Read) SSP Data Write Register/SSP Data Read Register */
1088 * MultiMediaCard (MMC) controller
1091 #define MMC_STRPCL __REG(0x41100000) /* Control to start and stop MMC clock */
1092 #define MMC_STAT __REG(0x41100004) /* MMC Status Register (read only) */
1093 #define MMC_CLKRT __REG(0x41100008) /* MMC clock rate */
1094 #define MMC_SPI __REG(0x4110000c) /* SPI mode control bits */
1095 #define MMC_CMDAT __REG(0x41100010) /* Command/response/data sequence control */
1096 #define MMC_RESTO __REG(0x41100014) /* Expected response time out */
1097 #define MMC_RDTO __REG(0x41100018) /* Expected data read time out */
1098 #define MMC_BLKLEN __REG(0x4110001c) /* Block length of data transaction */
1099 #define MMC_NOB __REG(0x41100020) /* Number of blocks, for block mode */
1100 #define MMC_PRTBUF __REG(0x41100024) /* Partial MMC_TXFIFO FIFO written */
1101 #define MMC_I_MASK __REG(0x41100028) /* Interrupt Mask */
1102 #define MMC_I_REG __REG(0x4110002c) /* Interrupt Register (read only) */
1103 #define MMC_CMD __REG(0x41100030) /* Index of current command */
1104 #define MMC_ARGH __REG(0x41100034) /* MSW part of the current command argument */
1105 #define MMC_ARGL __REG(0x41100038) /* LSW part of the current command argument */
1106 #define MMC_RES __REG(0x4110003c) /* Response FIFO (read only) */
1107 #define MMC_RXFIFO __REG(0x41100040) /* Receive FIFO (read only) */
1108 #define MMC_TXFIFO __REG(0x41100044) /* Transmit FIFO (write only) */
1115 #define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
1116 #define CKEN __REG(0x41300004) /* Clock Enable Register */
1117 #define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
1119 #define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
1120 #define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
1121 #define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
1123 #define CKEN16_LCD (1 << 16) /* LCD Unit Clock Enable */
1124 #define CKEN14_I2C (1 << 14) /* I2C Unit Clock Enable */
1125 #define CKEN13_FICP (1 << 13) /* FICP Unit Clock Enable */
1126 #define CKEN12_MMC (1 << 12) /* MMC Unit Clock Enable */
1127 #define CKEN11_USB (1 << 11) /* USB Unit Clock Enable */
1128 #define CKEN8_I2S (1 << 8) /* I2S Unit Clock Enable */
1129 #define CKEN7_BTUART (1 << 7) /* BTUART Unit Clock Enable */
1130 #define CKEN6_FFUART (1 << 6) /* FFUART Unit Clock Enable */
1131 #define CKEN5_STUART (1 << 5) /* STUART Unit Clock Enable */
1132 #define CKEN3_SSP (1 << 3) /* SSP Unit Clock Enable */
1133 #define CKEN2_AC97 (1 << 2) /* AC97 Unit Clock Enable */
1134 #define CKEN1_PWM1 (1 << 1) /* PWM1 Clock Enable */
1135 #define CKEN0_PWM0 (1 << 0) /* PWM0 Clock Enable */
1137 #define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
1138 #define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
1140 #define CCCR_L09 (0x1F)
1141 #define CCCR_L27 (0x1)
1142 #define CCCR_L32 (0x2)
1143 #define CCCR_L36 (0x3)
1144 #define CCCR_L40 (0x4)
1145 #define CCCR_L45 (0x5)
1147 #define CCCR_M1 (0x1 << 5)
1148 #define CCCR_M2 (0x2 << 5)
1149 #define CCCR_M4 (0x3 << 5)
1151 #define CCCR_N10 (0x2 << 7)
1152 #define CCCR_N15 (0x3 << 7)
1153 #define CCCR_N20 (0x4 << 7)
1154 #define CCCR_N25 (0x5 << 7)
1155 #define CCCR_N30 (0x6 << 7)
1161 #define LCCR0 __REG(0x44000000) /* LCD Controller Control Register 0 */
1162 #define LCCR1 __REG(0x44000004) /* LCD Controller Control Register 1 */
1163 #define LCCR2 __REG(0x44000008) /* LCD Controller Control Register 2 */
1164 #define LCCR3 __REG(0x4400000C) /* LCD Controller Control Register 3 */
1165 #define DFBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
1166 #define DFBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
1167 #define LCSR __REG(0x44000038) /* LCD Controller Status Register */
1168 #define LIIDR __REG(0x4400003C) /* LCD Controller Interrupt ID Register */
1169 #define TMEDRGBR __REG(0x44000040) /* TMED RGB Seed Register */
1170 #define TMEDCR __REG(0x44000044) /* TMED Control Register */
1172 #define FDADR0 __REG(0x44000200) /* DMA Channel 0 Frame Descriptor Address Register */
1173 #define FSADR0 __REG(0x44000204) /* DMA Channel 0 Frame Source Address Register */
1174 #define FIDR0 __REG(0x44000208) /* DMA Channel 0 Frame ID Register */
1175 #define LDCMD0 __REG(0x4400020C) /* DMA Channel 0 Command Register */
1176 #define FDADR1 __REG(0x44000210) /* DMA Channel 1 Frame Descriptor Address Register */
1177 #define FSADR1 __REG(0x44000214) /* DMA Channel 1 Frame Source Address Register */
1178 #define FIDR1 __REG(0x44000218) /* DMA Channel 1 Frame ID Register */
1179 #define LDCMD1 __REG(0x4400021C) /* DMA Channel 1 Command Register */
1181 #define LCCR0_ENB (1 << 0) /* LCD Controller enable */
1182 #define LCCR0_CMS (1 << 1) /* Color = 0, Monochrome = 1 */
1183 #define LCCR0_SDS (1 << 2) /* Single Panel = 0, Dual Panel = 1 */
1184 #define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */
1185 #define LCCR0_SFM (1 << 4) /* Start of frame mask */
1186 #define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */
1187 #define LCCR0_EFM (1 << 6) /* End of Frame mask */
1188 #define LCCR0_PAS (1 << 7) /* Passive = 0, Active = 1 */
1189 #define LCCR0_BLE (1 << 8) /* Little Endian = 0, Big Endian = 1 */
1190 #define LCCR0_DPD (1 << 9) /* Double Pixel mode, 4 pixel value = 0, 8 pixle values = 1 */
1191 #define LCCR0_DIS (1 << 10) /* LCD Disable */
1192 #define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */
1193 #define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */
1194 #define LCCR0_PDD_S 12
1195 #define LCCR0_BM (1 << 20) /* Branch mask */
1196 #define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */
1198 #define LCCR1_PPL Fld (10, 0) /* Pixels Per Line - 1 */
1199 #define LCCR1_DisWdth(Pixel) /* Display Width [1..800 pix.] */ \
1200 (((Pixel) - 1) << FShft (LCCR1_PPL))
1202 #define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */
1203 #define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \
1204 /* pulse Width [1..64 Tpix] */ \
1205 (((Tpix) - 1) << FShft (LCCR1_HSW))
1207 #define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */
1208 /* count - 1 [Tpix] */
1209 #define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \
1210 /* [1..256 Tpix] */ \
1211 (((Tpix) - 1) << FShft (LCCR1_ELW))
1213 #define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */
1214 /* Wait count - 1 [Tpix] */
1215 #define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \
1216 /* [1..256 Tpix] */ \
1217 (((Tpix) - 1) << FShft (LCCR1_BLW))
1220 #define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */
1221 #define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \
1222 (((Line) - 1) << FShft (LCCR2_LPP))
1224 #define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */
1225 /* Width - 1 [Tln] (L_FCLK) */
1226 #define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \
1227 /* Width [1..64 Tln] */ \
1228 (((Tln) - 1) << FShft (LCCR2_VSW))
1230 #define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */
1232 #define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \
1233 /* [0..255 Tln] */ \
1234 ((Tln) << FShft (LCCR2_EFW))
1236 #define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */
1237 /* Wait count [Tln] */
1238 #define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \
1239 /* [0..255 Tln] */ \
1240 ((Tln) << FShft (LCCR2_BFW))
1243 #define LCCR3_PCD (0xff) /* Pixel clock divisor */
1244 #define LCCR3_ACB (0xff << 8) /* AC Bias pin frequency */
1245 #define LCCR3_ACB_S 8
1248 #define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */
1249 #define LCCR3_API_S 16
1250 #define LCCR3_VSP (1 << 20) /* vertical sync polarity */
1251 #define LCCR3_HSP (1 << 21) /* horizontal sync polarity */
1252 #define LCCR3_PCP (1 << 22) /* pixel clock polarity */
1253 #define LCCR3_OEP (1 << 23) /* output enable polarity */
1255 #define LCCR3_BPP (7 << 24) /* bits per pixel */
1256 #define LCCR3_BPP_S 24
1258 #define LCCR3_DPC (1 << 27) /* double pixel clock mode */
1261 #define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor */
1262 #define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor */ \
1263 (((Div) << FShft (LCCR3_PCD)))
1266 #define LCCR3_BPP Fld (3, 24) /* Bit Per Pixel */
1267 #define LCCR3_Bpp(Bpp) /* Bit Per Pixel */ \
1268 (((Bpp) << FShft (LCCR3_BPP)))
1270 #define LCCR3_ACB Fld (8, 8) /* AC Bias */
1271 #define LCCR3_Acb(Acb) /* BAC Bias */ \
1272 (((Acb) << FShft (LCCR3_ACB)))
1274 #define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */
1275 /* pulse active High */
1276 #define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */
1278 #define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */
1280 #define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */
1283 #define LCSR_LDD (1 << 0) /* LCD Disable Done */
1284 #define LCSR_SOF (1 << 1) /* Start of frame */
1285 #define LCSR_BER (1 << 2) /* Bus error */
1286 #define LCSR_ABC (1 << 3) /* AC Bias count */
1287 #define LCSR_IUL (1 << 4) /* input FIFO underrun Lower panel */
1288 #define LCSR_IUU (1 << 5) /* input FIFO underrun Upper panel */
1289 #define LCSR_OU (1 << 6) /* output FIFO underrun */
1290 #define LCSR_QD (1 << 7) /* quick disable */
1291 #define LCSR_EOF (1 << 8) /* end of frame */
1292 #define LCSR_BS (1 << 9) /* branch status */
1293 #define LCSR_SINT (1 << 10) /* subsequent interrupt */
1295 #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
1297 #define LCSR_LDD (1 << 0) /* LCD Disable Done */
1298 #define LCSR_SOF (1 << 1) /* Start of frame */
1299 #define LCSR_BER (1 << 2) /* Bus error */
1300 #define LCSR_ABC (1 << 3) /* AC Bias count */
1301 #define LCSR_IUL (1 << 4) /* input FIFO underrun Lower panel */
1302 #define LCSR_IUU (1 << 5) /* input FIFO underrun Upper panel */
1303 #define LCSR_OU (1 << 6) /* output FIFO underrun */
1304 #define LCSR_QD (1 << 7) /* quick disable */
1305 #define LCSR_EOF (1 << 8) /* end of frame */
1306 #define LCSR_BS (1 << 9) /* branch status */
1307 #define LCSR_SINT (1 << 10) /* subsequent interrupt */
1309 #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
1315 #define MEMC_BASE __REG(0x48000000) /* Base of Memory Controller */
1316 #define MDCNFG_OFFSET 0x0
1317 #define MDREFR_OFFSET 0x4
1318 #define MSC0_OFFSET 0x8
1319 #define MSC1_OFFSET 0xC
1320 #define MSC2_OFFSET 0x10
1321 #define MECR_OFFSET 0x14
1322 #define SXLCR_OFFSET 0x18
1323 #define SXCNFG_OFFSET 0x1C
1324 #define FLYCNFG_OFFSET 0x20
1325 #define SXMRS_OFFSET 0x24
1326 #define MCMEM0_OFFSET 0x28
1327 #define MCMEM1_OFFSET 0x2C
1328 #define MCATT0_OFFSET 0x30
1329 #define MCATT1_OFFSET 0x34
1330 #define MCIO0_OFFSET 0x38
1331 #define MCIO1_OFFSET 0x3C
1332 #define MDMRS_OFFSET 0x40
1334 #define MDCNFG __REG(0x48000000) /* SDRAM Configuration Register 0 */
1335 #define MDCNFG_DE0 0x00000001
1336 #define MDCNFG_DE1 0x00000002
1337 #define MDCNFG_DE2 0x00010000
1338 #define MDCNFG_DE3 0x00020000
1339 #define MDCNFG_DWID0 0x00000004
1341 #define MDREFR __REG(0x48000004) /* SDRAM Refresh Control Register */
1342 #define MSC0 __REG(0x48000008) /* Static Memory Control Register 0 */
1343 #define MSC1 __REG(0x4800000C) /* Static Memory Control Register 1 */
1344 #define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */
1345 #define MECR __REG(0x48000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
1346 #define SXLCR __REG(0x48000018) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
1347 #define SXCNFG __REG(0x4800001C) /* Synchronous Static Memory Control Register */
1348 #define SXMRS __REG(0x48000024) /* MRS value to be written to Synchronous Flash or SMROM */
1349 #define MCMEM0 __REG(0x48000028) /* Card interface Common Memory Space Socket 0 Timing */
1350 #define MCMEM1 __REG(0x4800002C) /* Card interface Common Memory Space Socket 1 Timing */
1351 #define MCATT0 __REG(0x48000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
1352 #define MCATT1 __REG(0x48000034) /* Card interface Attribute Space Socket 1 Timing Configuration */
1353 #define MCIO0 __REG(0x48000038) /* Card interface I/O Space Socket 0 Timing Configuration */
1354 #define MCIO1 __REG(0x4800003C) /* Card interface I/O Space Socket 1 Timing Configuration */
1355 #define MDMRS __REG(0x48000040) /* MRS value to be written to SDRAM */
1356 #define BOOT_DEF __REG(0x48000044) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
1358 #define MDREFR_K2FREE (1 << 25) /* SDRAM Free-Running Control */
1359 #define MDREFR_K1FREE (1 << 24) /* SDRAM Free-Running Control */
1360 #define MDREFR_K0FREE (1 << 23) /* SDRAM Free-Running Control */
1361 #define MDREFR_SLFRSH (1 << 22) /* SDRAM Self-Refresh Control/Status */
1362 #define MDREFR_APD (1 << 20) /* SDRAM/SSRAM Auto-Power-Down Enable */
1363 #define MDREFR_K2DB2 (1 << 19) /* SDCLK2 Divide by 2 Control/Status */
1364 #define MDREFR_K2RUN (1 << 18) /* SDCLK2 Run Control/Status */
1365 #define MDREFR_K1DB2 (1 << 17) /* SDCLK1 Divide by 2 Control/Status */
1366 #define MDREFR_K1RUN (1 << 16) /* SDCLK1 Run Control/Status */
1367 #define MDREFR_E1PIN (1 << 15) /* SDCKE1 Level Control/Status */
1368 #define MDREFR_K0DB2 (1 << 14) /* SDCLK0 Divide by 2 Control/Status */
1369 #define MDREFR_K0RUN (1 << 13) /* SDCLK0 Run Control/Status */
1370 #define MDREFR_E0PIN (1 << 12) /* SDCKE0 Level Control/Status */