2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #define CONFIG_DISPLAY_BOARDINFO
13 * B4860 QDS board configuration file
15 #define CONFIG_B4860QDS
16 #define CONFIG_PHYS_64BIT
18 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
20 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
22 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
26 #define CONFIG_SPL_ENV_SUPPORT
27 #define CONFIG_SPL_SERIAL_SUPPORT
28 #define CONFIG_SPL_FLUSH_IMAGE
29 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
30 #define CONFIG_SPL_LIBGENERIC_SUPPORT
31 #define CONFIG_SPL_LIBCOMMON_SUPPORT
32 #define CONFIG_SPL_I2C_SUPPORT
33 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
34 #define CONFIG_FSL_LAW /* Use common FSL init code */
35 #define CONFIG_SYS_TEXT_BASE 0x00201000
36 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
37 #define CONFIG_SPL_PAD_TO 0x40000
38 #define CONFIG_SPL_MAX_SIZE 0x28000
39 #define RESET_VECTOR_OFFSET 0x27FFC
40 #define BOOT_PAGE_OFFSET 0x27000
41 #define CONFIG_SPL_NAND_SUPPORT
42 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
43 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
44 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
45 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
46 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
47 #define CONFIG_SPL_NAND_BOOT
48 #ifdef CONFIG_SPL_BUILD
49 #define CONFIG_SPL_SKIP_RELOCATE
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
52 #define CONFIG_SYS_NO_FLASH
57 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
58 /* Set 1M boot space */
59 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
60 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
61 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
62 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
63 #define CONFIG_SYS_NO_FLASH
66 /* High Level Configuration Options */
68 #define CONFIG_E500 /* BOOKE e500 family */
69 #define CONFIG_E500MC /* BOOKE e500mc family */
70 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
71 #define CONFIG_MP /* support multiple processors */
73 #ifndef CONFIG_SYS_TEXT_BASE
74 #define CONFIG_SYS_TEXT_BASE 0xeff40000
77 #ifndef CONFIG_RESET_VECTOR_ADDRESS
78 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
81 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
82 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
83 #define CONFIG_FSL_IFC /* Enable IFC Support */
84 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
85 #define CONFIG_PCI /* Enable PCI/PCIE */
86 #define CONFIG_PCIE1 /* PCIE controller 1 */
87 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
88 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
90 #ifndef CONFIG_PPC_B4420
91 #define CONFIG_SYS_SRIO
92 #define CONFIG_SRIO1 /* SRIO port 1 */
93 #define CONFIG_SRIO2 /* SRIO port 2 */
94 #define CONFIG_SRIO_PCIE_BOOT_MASTER
97 #define CONFIG_FSL_LAW /* Use common FSL init code */
99 /* I2C bus multiplexer */
100 #define I2C_MUX_PCA_ADDR 0x77
102 /* VSC Crossbar switches */
103 #define CONFIG_VSC_CROSSBAR
104 #define I2C_CH_DEFAULT 0x8
105 #define I2C_CH_VSC3316 0xc
106 #define I2C_CH_VSC3308 0xd
108 #define VSC3316_TX_ADDRESS 0x70
109 #define VSC3316_RX_ADDRESS 0x71
110 #define VSC3308_TX_ADDRESS 0x02
111 #define VSC3308_RX_ADDRESS 0x03
113 /* IDT clock synthesizers */
114 #define CONFIG_IDT8T49N222A
115 #define I2C_CH_IDT 0x9
117 #define IDT_SERDES1_ADDRESS 0x6E
118 #define IDT_SERDES2_ADDRESS 0x6C
120 /* Voltage monitor on channel 2*/
121 #define I2C_MUX_CH_VOL_MONITOR 0xa
122 #define I2C_VOL_MONITOR_ADDR 0x40
123 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
124 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
125 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
127 #define CONFIG_ZM7300
128 #define I2C_MUX_CH_DPM 0xa
129 #define I2C_DPM_ADDR 0x28
131 #define CONFIG_ENV_OVERWRITE
133 #ifdef CONFIG_SYS_NO_FLASH
134 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
135 #define CONFIG_ENV_IS_NOWHERE
138 #define CONFIG_FLASH_CFI_DRIVER
139 #define CONFIG_SYS_FLASH_CFI
140 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
143 #if defined(CONFIG_SPIFLASH)
144 #define CONFIG_SYS_EXTRA_ENV_RELOC
145 #define CONFIG_ENV_IS_IN_SPI_FLASH
146 #define CONFIG_ENV_SPI_BUS 0
147 #define CONFIG_ENV_SPI_CS 0
148 #define CONFIG_ENV_SPI_MAX_HZ 10000000
149 #define CONFIG_ENV_SPI_MODE 0
150 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
151 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
152 #define CONFIG_ENV_SECT_SIZE 0x10000
153 #elif defined(CONFIG_SDCARD)
154 #define CONFIG_SYS_EXTRA_ENV_RELOC
155 #define CONFIG_ENV_IS_IN_MMC
156 #define CONFIG_SYS_MMC_ENV_DEV 0
157 #define CONFIG_ENV_SIZE 0x2000
158 #define CONFIG_ENV_OFFSET (512 * 1097)
159 #elif defined(CONFIG_NAND)
160 #define CONFIG_SYS_EXTRA_ENV_RELOC
161 #define CONFIG_ENV_IS_IN_NAND
162 #define CONFIG_ENV_SIZE 0x2000
163 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
164 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
165 #define CONFIG_ENV_IS_IN_REMOTE
166 #define CONFIG_ENV_ADDR 0xffe20000
167 #define CONFIG_ENV_SIZE 0x2000
168 #elif defined(CONFIG_ENV_IS_NOWHERE)
169 #define CONFIG_ENV_SIZE 0x2000
171 #define CONFIG_ENV_IS_IN_FLASH
172 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
173 #define CONFIG_ENV_SIZE 0x2000
174 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
178 unsigned long get_board_sys_clk(void);
179 unsigned long get_board_ddr_clk(void);
181 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
182 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
185 * These can be toggled for performance analysis, otherwise use default.
187 #define CONFIG_SYS_CACHE_STASHING
188 #define CONFIG_BTB /* toggle branch predition */
189 #define CONFIG_DDR_ECC
190 #ifdef CONFIG_DDR_ECC
191 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
192 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
195 #define CONFIG_ENABLE_36BIT_PHYS
197 #ifdef CONFIG_PHYS_64BIT
198 #define CONFIG_ADDR_MAP
199 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
203 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
205 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
206 #define CONFIG_SYS_MEMTEST_END 0x00400000
207 #define CONFIG_SYS_ALT_MEMTEST
208 #define CONFIG_PANIC_HANG /* do not reset board on panic */
211 * Config the L3 Cache as L3 SRAM
213 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
214 #define CONFIG_SYS_L3_SIZE 256 << 10
215 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
217 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
219 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
220 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
221 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
222 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
224 #ifdef CONFIG_PHYS_64BIT
225 #define CONFIG_SYS_DCSRBAR 0xf0000000
226 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
230 #define CONFIG_ID_EEPROM
231 #define CONFIG_SYS_I2C_EEPROM_NXID
232 #define CONFIG_SYS_EEPROM_BUS_NUM 0
233 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
234 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
235 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
236 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
241 #define CONFIG_VERY_BIG_RAM
242 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
243 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
245 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
246 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
247 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
249 #define CONFIG_DDR_SPD
250 #define CONFIG_SYS_DDR_RAW_TIMING
251 #define CONFIG_SYS_FSL_DDR3
252 #ifndef CONFIG_SPL_BUILD
253 #define CONFIG_FSL_DDR_INTERACTIVE
256 #define CONFIG_SYS_SPD_BUS_NUM 0
257 #define SPD_EEPROM_ADDRESS1 0x51
258 #define SPD_EEPROM_ADDRESS2 0x53
260 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
261 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
266 #define CONFIG_SYS_FLASH_BASE 0xe0000000
267 #ifdef CONFIG_PHYS_64BIT
268 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
270 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
273 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
274 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
276 CSPR_PORT_SIZE_16 | \
279 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
280 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
281 CSPR_PORT_SIZE_16 | \
284 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
285 /* NOR Flash Timing Params */
286 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
287 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \
288 FTIM0_NOR_TEADC(0x04) | \
289 FTIM0_NOR_TEAHC(0x20))
290 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
291 FTIM1_NOR_TRAD_NOR(0x1A) |\
292 FTIM1_NOR_TSEQRAD_NOR(0x13))
293 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \
294 FTIM2_NOR_TCH(0x0E) | \
295 FTIM2_NOR_TWPH(0x0E) | \
297 #define CONFIG_SYS_NOR_FTIM3 0x0
299 #define CONFIG_SYS_FLASH_QUIET_TEST
300 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
302 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
303 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
304 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
305 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
307 #define CONFIG_SYS_FLASH_EMPTY_INFO
308 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
309 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
311 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
312 #define CONFIG_FSL_QIXIS_V2
313 #define QIXIS_BASE 0xffdf0000
314 #ifdef CONFIG_PHYS_64BIT
315 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
317 #define QIXIS_BASE_PHYS QIXIS_BASE
319 #define QIXIS_LBMAP_SWITCH 0x01
320 #define QIXIS_LBMAP_MASK 0x0f
321 #define QIXIS_LBMAP_SHIFT 0
322 #define QIXIS_LBMAP_DFLTBANK 0x00
323 #define QIXIS_LBMAP_ALTBANK 0x02
324 #define QIXIS_RST_CTL_RESET 0x31
325 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
326 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
327 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
329 #define CONFIG_SYS_CSPR3_EXT (0xf)
330 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
334 #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
335 #define CONFIG_SYS_CSOR3 0x0
336 /* QIXIS Timing parameters for IFC CS3 */
337 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
338 FTIM0_GPCM_TEADC(0x0e) | \
339 FTIM0_GPCM_TEAHC(0x0e))
340 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
341 FTIM1_GPCM_TRAD(0x1f))
342 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
343 FTIM2_GPCM_TCH(0x8) | \
344 FTIM2_GPCM_TWP(0x1f))
345 #define CONFIG_SYS_CS3_FTIM3 0x0
347 /* NAND Flash on IFC */
348 #define CONFIG_NAND_FSL_IFC
349 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
350 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
351 #define CONFIG_SYS_NAND_BASE 0xff800000
352 #ifdef CONFIG_PHYS_64BIT
353 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
355 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
358 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
359 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
360 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
361 | CSPR_MSEL_NAND /* MSEL = NAND */ \
363 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
365 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
366 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
367 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
368 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
369 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
370 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
371 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
373 #define CONFIG_SYS_NAND_ONFI_DETECTION
375 /* ONFI NAND Flash mode0 Timing Params */
376 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
377 FTIM0_NAND_TWP(0x18) | \
378 FTIM0_NAND_TWCHT(0x07) | \
379 FTIM0_NAND_TWH(0x0a))
380 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
381 FTIM1_NAND_TWBE(0x39) | \
382 FTIM1_NAND_TRR(0x0e) | \
383 FTIM1_NAND_TRP(0x18))
384 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
385 FTIM2_NAND_TREH(0x0a) | \
386 FTIM2_NAND_TWHRE(0x1e))
387 #define CONFIG_SYS_NAND_FTIM3 0x0
389 #define CONFIG_SYS_NAND_DDR_LAW 11
391 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
392 #define CONFIG_SYS_MAX_NAND_DEVICE 1
393 #define CONFIG_CMD_NAND
395 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
397 #if defined(CONFIG_NAND)
398 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
399 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
400 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
401 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
402 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
403 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
404 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
405 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
406 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
407 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
408 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
409 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
410 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
411 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
412 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
413 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
415 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
416 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
417 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
418 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
419 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
420 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
421 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
422 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
423 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
424 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
425 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
426 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
427 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
428 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
429 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
430 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
432 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
433 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
434 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
435 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
436 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
437 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
438 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
439 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
441 #ifdef CONFIG_SPL_BUILD
442 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
444 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
447 #if defined(CONFIG_RAMBOOT_PBL)
448 #define CONFIG_SYS_RAMBOOT
451 #define CONFIG_BOARD_EARLY_INIT_R
452 #define CONFIG_MISC_INIT_R
454 #define CONFIG_HWCONFIG
456 /* define to use L1 as initial stack */
457 #define CONFIG_L1_INIT_RAM
458 #define CONFIG_SYS_INIT_RAM_LOCK
459 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
460 #ifdef CONFIG_PHYS_64BIT
461 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
462 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
463 /* The assembler doesn't like typecast */
464 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
465 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
466 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
468 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
469 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
470 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
472 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
474 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
475 GENERATED_GBL_DATA_SIZE)
476 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
478 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
479 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
481 /* Serial Port - controlled on board with jumper J8
485 #define CONFIG_CONS_INDEX 1
486 #define CONFIG_SYS_NS16550_SERIAL
487 #define CONFIG_SYS_NS16550_REG_SIZE 1
488 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
490 #define CONFIG_SYS_BAUDRATE_TABLE \
491 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
493 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
494 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
495 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
496 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
497 #ifndef CONFIG_SPL_BUILD
498 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
502 #define CONFIG_SYS_I2C
503 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
504 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
505 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
506 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */
507 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
508 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
509 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000
515 #define CONFIG_RTC_DS3231 1
516 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
521 #ifdef CONFIG_SYS_SRIO
523 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
524 #ifdef CONFIG_PHYS_64BIT
525 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
527 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
529 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
533 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
534 #ifdef CONFIG_PHYS_64BIT
535 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
537 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
539 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
544 * for slave u-boot IMAGE instored in master memory space,
545 * PHYS must be aligned based on the SIZE
547 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
548 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
549 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
550 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
552 * for slave UCODE and ENV instored in master memory space,
553 * PHYS must be aligned based on the SIZE
555 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
556 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
557 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
559 /* slave core release by master*/
560 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
561 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
564 * SRIO_PCIE_BOOT - SLAVE
566 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
567 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
568 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
569 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
573 * eSPI - Enhanced SPI
575 #define CONFIG_SF_DEFAULT_SPEED 10000000
576 #define CONFIG_SF_DEFAULT_MODE 0
581 #ifdef CONFIG_PHYS_64BIT
582 #define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull
584 #define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000
589 * Memory space is mapped 1-1, but I/O space must start from 0.
592 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
593 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
594 #ifdef CONFIG_PHYS_64BIT
595 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
596 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
598 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
599 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
601 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
602 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
603 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
604 #ifdef CONFIG_PHYS_64BIT
605 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
607 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
609 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
612 #ifndef CONFIG_NOBQFMAN
613 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
614 #define CONFIG_SYS_BMAN_NUM_PORTALS 25
615 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
616 #ifdef CONFIG_PHYS_64BIT
617 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
619 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
621 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
622 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
623 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
624 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
625 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
626 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
627 CONFIG_SYS_BMAN_CENA_SIZE)
628 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
629 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
630 #define CONFIG_SYS_QMAN_NUM_PORTALS 25
631 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
632 #ifdef CONFIG_PHYS_64BIT
633 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
635 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
637 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
638 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
639 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
640 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
641 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
642 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
643 CONFIG_SYS_QMAN_CENA_SIZE)
644 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
645 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
647 #define CONFIG_SYS_DPAA_FMAN
649 #define CONFIG_SYS_DPAA_RMAN
651 /* Default address of microcode for the Linux Fman driver */
652 #if defined(CONFIG_SPIFLASH)
654 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
655 * env, so we got 0x110000.
657 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
658 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
659 #elif defined(CONFIG_SDCARD)
661 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
662 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
663 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
665 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
666 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130)
667 #elif defined(CONFIG_NAND)
668 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
669 #define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE)
670 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
672 * Slave has no ucode locally, it can fetch this from remote. When implementing
673 * in two corenet boards, slave's ucode could be stored in master's memory
674 * space, the address can be mapped from slave TLB->slave LAW->
675 * slave SRIO or PCIE outbound window->master inbound window->
676 * master LAW->the ucode address in master's memory space.
678 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
679 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
681 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
682 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
684 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
685 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
686 #endif /* CONFIG_NOBQFMAN */
688 #ifdef CONFIG_SYS_DPAA_FMAN
689 #define CONFIG_FMAN_ENET
690 #define CONFIG_PHYLIB_10G
691 #define CONFIG_PHY_VITESSE
692 #define CONFIG_PHY_TERANETICS
693 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
694 #define SGMII_CARD_PORT2_PHY_ADDR 0x10
695 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
696 #define SGMII_CARD_PORT4_PHY_ADDR 0x11
700 #define CONFIG_PCI_INDIRECT_BRIDGE
701 #define CONFIG_PCI_PNP /* do pci plug-and-play */
703 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
704 #define CONFIG_DOS_PARTITION
705 #endif /* CONFIG_PCI */
707 #ifdef CONFIG_FMAN_ENET
708 #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
709 #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
711 /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
712 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/
713 #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/
715 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
716 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
717 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
718 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
720 #define CONFIG_MII /* MII PHY management */
721 #define CONFIG_ETHPRIME "FM1@DTSEC1"
722 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
725 #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
730 #define CONFIG_LOADS_ECHO /* echo on for serial download */
731 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
734 * Command line configuration.
736 #define CONFIG_CMD_DATE
737 #define CONFIG_CMD_EEPROM
738 #define CONFIG_CMD_ERRATA
739 #define CONFIG_CMD_IRQ
740 #define CONFIG_CMD_REGINFO
743 #define CONFIG_CMD_PCI
746 /* Hash command with SHA acceleration supported in hardware */
747 #ifdef CONFIG_FSL_CAAM
748 #define CONFIG_CMD_HASH
749 #define CONFIG_SHA_HW_ACCEL
755 #define CONFIG_HAS_FSL_DR_USB
757 #ifdef CONFIG_HAS_FSL_DR_USB
758 #define CONFIG_USB_EHCI
760 #ifdef CONFIG_USB_EHCI
761 #define CONFIG_USB_STORAGE
762 #define CONFIG_USB_EHCI_FSL
763 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
768 * Miscellaneous configurable options
770 #define CONFIG_SYS_LONGHELP /* undef to save memory */
771 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
772 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
773 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
774 #ifdef CONFIG_CMD_KGDB
775 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
777 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
779 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
780 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
781 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
784 * For booting Linux, the board info and command line data
785 * have to be in the first 64 MB of memory, since this is
786 * the maximum mapped by the Linux kernel during initialization.
788 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
789 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
791 #ifdef CONFIG_CMD_KGDB
792 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
796 * Environment Configuration
798 #define CONFIG_ROOTPATH "/opt/nfsroot"
799 #define CONFIG_BOOTFILE "uImage"
800 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
802 /* default location for tftp and bootm */
803 #define CONFIG_LOADADDR 1000000
806 #define CONFIG_BAUDRATE 115200
808 #define __USB_PHY_TYPE ulpi
810 #ifdef CONFIG_PPC_B4860
811 #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null," \
812 "bank_intlv=cs0_cs1;" \
815 #define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
818 #define CONFIG_EXTRA_ENV_SETTINGS \
820 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
822 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
823 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
824 "tftpflash=tftpboot $loadaddr $uboot && " \
825 "protect off $ubootaddr +$filesize && " \
826 "erase $ubootaddr +$filesize && " \
827 "cp.b $loadaddr $ubootaddr $filesize && " \
828 "protect on $ubootaddr +$filesize && " \
829 "cmp.b $loadaddr $ubootaddr $filesize\0" \
830 "consoledev=ttyS0\0" \
831 "ramdiskaddr=2000000\0" \
832 "ramdiskfile=b4860qds/ramdisk.uboot\0" \
834 "fdtfile=b4860qds/b4860qds.dtb\0" \
837 /* For emulation this causes u-boot to jump to the start of the proof point
838 app code automatically */
839 #define CONFIG_PROOF_POINTS \
840 "setenv bootargs root=/dev/$bdev rw " \
841 "console=$consoledev,$baudrate $othbootargs;" \
842 "cpu 1 release 0x29000000 - - -;" \
843 "cpu 2 release 0x29000000 - - -;" \
844 "cpu 3 release 0x29000000 - - -;" \
845 "cpu 4 release 0x29000000 - - -;" \
846 "cpu 5 release 0x29000000 - - -;" \
847 "cpu 6 release 0x29000000 - - -;" \
848 "cpu 7 release 0x29000000 - - -;" \
851 #define CONFIG_HVBOOT \
852 "setenv bootargs config-addr=0x60000000; " \
853 "bootm 0x01000000 - 0x00f00000"
856 "setenv bootargs root=/dev/$bdev rw " \
857 "console=$consoledev,$baudrate $othbootargs;" \
858 "cpu 1 release 0x01000000 - - -;" \
859 "cpu 2 release 0x01000000 - - -;" \
860 "cpu 3 release 0x01000000 - - -;" \
861 "cpu 4 release 0x01000000 - - -;" \
862 "cpu 5 release 0x01000000 - - -;" \
863 "cpu 6 release 0x01000000 - - -;" \
864 "cpu 7 release 0x01000000 - - -;" \
867 #define CONFIG_LINUX \
868 "setenv bootargs root=/dev/ram rw " \
869 "console=$consoledev,$baudrate $othbootargs;" \
870 "setenv ramdiskaddr 0x02000000;" \
871 "setenv fdtaddr 0x00c00000;" \
872 "setenv loadaddr 0x1000000;" \
873 "bootm $loadaddr $ramdiskaddr $fdtaddr"
875 #define CONFIG_HDBOOT \
876 "setenv bootargs root=/dev/$bdev rw " \
877 "console=$consoledev,$baudrate $othbootargs;" \
878 "tftp $loadaddr $bootfile;" \
879 "tftp $fdtaddr $fdtfile;" \
880 "bootm $loadaddr - $fdtaddr"
882 #define CONFIG_NFSBOOTCOMMAND \
883 "setenv bootargs root=/dev/nfs rw " \
884 "nfsroot=$serverip:$rootpath " \
885 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
886 "console=$consoledev,$baudrate $othbootargs;" \
887 "tftp $loadaddr $bootfile;" \
888 "tftp $fdtaddr $fdtfile;" \
889 "bootm $loadaddr - $fdtaddr"
891 #define CONFIG_RAMBOOTCOMMAND \
892 "setenv bootargs root=/dev/ram rw " \
893 "console=$consoledev,$baudrate $othbootargs;" \
894 "tftp $ramdiskaddr $ramdiskfile;" \
895 "tftp $loadaddr $bootfile;" \
896 "tftp $fdtaddr $fdtfile;" \
897 "bootm $loadaddr $ramdiskaddr $fdtaddr"
899 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
901 #include <asm/fsl_secure_boot.h>
903 #endif /* __CONFIG_H */