2 * Copyright 2004, 2011 Freescale Semiconductor.
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
6 * SPDX-License-Identifier: GPL-2.0+
10 * mpc8540ads board configuration file
12 * Please refer to doc/README.mpc85xx for more info.
14 * Make sure you change the MAC address and other network params first,
15 * search for CONFIG_SERVERIP, etc in this file.
21 #define CONFIG_DISPLAY_BOARDINFO
23 /* High Level Configuration Options */
24 #define CONFIG_BOOKE 1 /* BOOKE */
25 #define CONFIG_E500 1 /* BOOKE e500 family */
26 #define CONFIG_MPC8540 1 /* MPC8540 specific */
27 #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
30 * default CCARBAR is at 0xff700000
31 * assume U-Boot is less than 0.5MB
33 #define CONFIG_SYS_TEXT_BASE 0xfff80000
35 #ifndef CONFIG_HAS_FEC
36 #define CONFIG_HAS_FEC 1 /* 8540 has FEC */
40 #define CONFIG_PCI_INDIRECT_BRIDGE
41 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
42 #define CONFIG_TSEC_ENET /* tsec ethernet support */
43 #define CONFIG_ENV_OVERWRITE
44 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
49 * Two valid values are:
53 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
54 * is likely the desired value here, so that is now the default.
55 * The board, however, can run at 66MHz. In any event, this value
56 * must match the settings of some switches. Details can be found
57 * in the README.mpc85xxads.
59 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
60 * 33MHz to accommodate, based on a PCI pin.
61 * Note that PCI-X won't work at 33MHz.
64 #ifndef CONFIG_SYS_CLK_FREQ
65 #define CONFIG_SYS_CLK_FREQ 33000000
70 * These can be toggled for performance analysis, otherwise use default.
72 #define CONFIG_L2_CACHE /* toggle L2 cache */
73 #define CONFIG_BTB /* toggle branch predition */
75 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
76 #define CONFIG_SYS_MEMTEST_END 0x00400000
78 #define CONFIG_SYS_CCSRBAR 0xe0000000
79 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
82 #define CONFIG_SYS_FSL_DDR1
83 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
84 #define CONFIG_DDR_SPD
85 #undef CONFIG_FSL_DDR_INTERACTIVE
87 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
89 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
90 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
92 #define CONFIG_NUM_DDR_CONTROLLERS 1
93 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
94 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
96 /* I2C addresses of SPD EEPROMs */
97 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
99 /* These are used when DDR doesn't use SPD. */
100 #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
101 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
102 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
103 #define CONFIG_SYS_DDR_TIMING_1 0x37344321
104 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
105 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
106 #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
107 #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
110 * SDRAM on the Local Bus
112 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
113 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
115 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
116 #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
118 #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
119 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
120 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
121 #undef CONFIG_SYS_FLASH_CHECKSUM
122 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
123 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
125 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
127 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
128 #define CONFIG_SYS_RAMBOOT
130 #undef CONFIG_SYS_RAMBOOT
133 #define CONFIG_FLASH_CFI_DRIVER
134 #define CONFIG_SYS_FLASH_CFI
135 #define CONFIG_SYS_FLASH_EMPTY_INFO
137 #undef CONFIG_CLOCKS_IN_MHZ
141 * Local Bus Definitions
145 * Base Register 2 and Option Register 2 configure SDRAM.
146 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
149 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
150 * port-size = 32-bits = BR2[19:20] = 11
151 * no parity checking = BR2[21:22] = 00
152 * SDRAM for MSEL = BR2[24:26] = 011
155 * 0 4 8 12 16 20 24 28
156 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
158 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
159 * FIXME: the top 17 bits of BR2.
162 #define CONFIG_SYS_BR2_PRELIM 0xf0001861
165 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
168 * 64MB mask for AM, OR2[0:7] = 1111 1100
169 * XAM, OR2[17:18] = 11
170 * 9 columns OR2[19-21] = 010
171 * 13 rows OR2[23-25] = 100
172 * EAD set for extra time OR[31] = 1
174 * 0 4 8 12 16 20 24 28
175 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
178 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
180 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
181 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
182 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
183 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
185 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
196 * SDRAM Controller configuration sequence.
198 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
199 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
200 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
201 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
202 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
206 * 32KB, 8-bit wide for ADS config reg
208 #define CONFIG_SYS_BR4_PRELIM 0xf8000801
209 #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
210 #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
212 #define CONFIG_SYS_INIT_RAM_LOCK 1
213 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
214 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
216 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
217 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
219 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
220 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
223 #define CONFIG_CONS_INDEX 1
224 #define CONFIG_SYS_NS16550
225 #define CONFIG_SYS_NS16550_SERIAL
226 #define CONFIG_SYS_NS16550_REG_SIZE 1
227 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
229 #define CONFIG_SYS_BAUDRATE_TABLE \
230 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
232 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
233 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
235 /* Use the HUSH parser */
236 #define CONFIG_SYS_HUSH_PARSER
237 #ifdef CONFIG_SYS_HUSH_PARSER
240 /* pass open firmware flat tree */
241 #define CONFIG_OF_LIBFDT 1
242 #define CONFIG_OF_BOARD_SETUP 1
243 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
248 #define CONFIG_SYS_I2C
249 #define CONFIG_SYS_I2C_FSL
250 #define CONFIG_SYS_FSL_I2C_SPEED 400000
251 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
252 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
253 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
256 #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
257 #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
258 #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
259 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
263 * Memory space is mapped 1-1, but I/O space must start from 0.
265 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
266 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
267 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
268 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
269 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
270 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
271 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
272 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
274 #if defined(CONFIG_PCI)
276 #define CONFIG_PCI_PNP /* do pci plug-and-play */
278 #undef CONFIG_EEPRO100
281 #if !defined(CONFIG_PCI_PNP)
282 #define PCI_ENET0_IOADDR 0xe0000000
283 #define PCI_ENET0_MEMADDR 0xe0000000
284 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
287 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
288 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
290 #endif /* CONFIG_PCI */
293 #if defined(CONFIG_TSEC_ENET)
295 #define CONFIG_MII 1 /* MII PHY management */
296 #define CONFIG_TSEC1 1
297 #define CONFIG_TSEC1_NAME "TSEC0"
298 #define CONFIG_TSEC2 1
299 #define CONFIG_TSEC2_NAME "TSEC1"
300 #define TSEC1_PHY_ADDR 0
301 #define TSEC2_PHY_ADDR 1
302 #define TSEC1_PHYIDX 0
303 #define TSEC2_PHYIDX 0
304 #define TSEC1_FLAGS TSEC_GIGABIT
305 #define TSEC2_FLAGS TSEC_GIGABIT
309 #define CONFIG_MPC85XX_FEC 1
310 #define CONFIG_MPC85XX_FEC_NAME "FEC"
311 #define FEC_PHY_ADDR 3
316 /* Options are: TSEC[0-1], FEC */
317 #define CONFIG_ETHPRIME "TSEC0"
319 #endif /* CONFIG_TSEC_ENET */
325 #ifndef CONFIG_SYS_RAMBOOT
326 #define CONFIG_ENV_IS_IN_FLASH 1
327 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
328 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
329 #define CONFIG_ENV_SIZE 0x2000
331 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
332 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
333 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
334 #define CONFIG_ENV_SIZE 0x2000
337 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
338 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
344 #define CONFIG_BOOTP_BOOTFILESIZE
345 #define CONFIG_BOOTP_BOOTPATH
346 #define CONFIG_BOOTP_GATEWAY
347 #define CONFIG_BOOTP_HOSTNAME
351 * Command line configuration.
353 #define CONFIG_CMD_PING
354 #define CONFIG_CMD_I2C
355 #define CONFIG_CMD_IRQ
357 #if defined(CONFIG_PCI)
358 #define CONFIG_CMD_PCI
361 #undef CONFIG_WATCHDOG /* watchdog disabled */
364 * Miscellaneous configurable options
366 #define CONFIG_SYS_LONGHELP /* undef to save memory */
367 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
368 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
369 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
371 #if defined(CONFIG_CMD_KGDB)
372 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
374 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
377 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
378 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
379 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
382 * For booting Linux, the board info and command line data
383 * have to be in the first 64 MB of memory, since this is
384 * the maximum mapped by the Linux kernel during initialization.
386 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
387 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
389 #if defined(CONFIG_CMD_KGDB)
390 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
395 * Environment Configuration
398 /* The mac addresses for all ethernet interface */
399 #if defined(CONFIG_TSEC_ENET)
400 #define CONFIG_HAS_ETH0
401 #define CONFIG_HAS_ETH1
402 #define CONFIG_HAS_ETH2
405 #define CONFIG_IPADDR 192.168.1.253
407 #define CONFIG_HOSTNAME unknown
408 #define CONFIG_ROOTPATH "/nfsroot"
409 #define CONFIG_BOOTFILE "your.uImage"
411 #define CONFIG_SERVERIP 192.168.1.1
412 #define CONFIG_GATEWAYIP 192.168.1.1
413 #define CONFIG_NETMASK 255.255.255.0
415 #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
417 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
418 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
420 #define CONFIG_BAUDRATE 115200
422 #define CONFIG_EXTRA_ENV_SETTINGS \
424 "consoledev=ttyS0\0" \
425 "ramdiskaddr=1000000\0" \
426 "ramdiskfile=your.ramdisk.u-boot\0" \
428 "fdtfile=your.fdt.dtb\0"
430 #define CONFIG_NFSBOOTCOMMAND \
431 "setenv bootargs root=/dev/nfs rw " \
432 "nfsroot=$serverip:$rootpath " \
433 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
434 "console=$consoledev,$baudrate $othbootargs;" \
435 "tftp $loadaddr $bootfile;" \
436 "tftp $fdtaddr $fdtfile;" \
437 "bootm $loadaddr - $fdtaddr"
439 #define CONFIG_RAMBOOTCOMMAND \
440 "setenv bootargs root=/dev/ram rw " \
441 "console=$consoledev,$baudrate $othbootargs;" \
442 "tftp $ramdiskaddr $ramdiskfile;" \
443 "tftp $loadaddr $bootfile;" \
444 "tftp $fdtaddr $fdtfile;" \
445 "bootm $loadaddr $ramdiskaddr $fdtaddr"
447 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
449 #endif /* __CONFIG_H */