2 * Copyright (C) Matrix Vision GmbH 2008
4 * Matrix Vision mvBlueLYNX-M7 configuration file
5 * based on Freescale's MPC8349ITX.
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * High Level Configuration Options
36 #define CONFIG_MPC83XX 1
37 #define CONFIG_MPC834X 1
38 #define CONFIG_MPC8343 1
40 #define CFG_IMMR 0xE0000000
43 #define CONFIG_83XX_GENERIC_PCI
44 #define CONFIG_PCI_SKIP_HOST_BRIDGE
45 #define CONFIG_HARD_I2C
46 #define CONFIG_TSEC_ENET
47 #define CONFIG_MPC8XXX_SPI
48 #define CONFIG_HARD_SPI
49 #define MVBLM7_MMC_CS 0x04000000
52 #undef CONFIG_SOFT_I2C
54 #define CONFIG_FSL_I2C
55 #define CONFIG_I2C_MULTI_BUS
56 #define CONFIG_I2C_CMD_TREE
57 #define CFG_I2C_OFFSET 0x3000
58 #define CFG_I2C2_OFFSET 0x3100
60 #define CFG_I2C_SPEED 100000
61 #define CFG_I2C_SLAVE 0x7F
66 #define CFG_DDR_BASE 0x00000000
67 #define CFG_SDRAM_BASE CFG_DDR_BASE
68 #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
69 #define CFG_83XX_DDR_USES_CS0 1
70 #define CFG_MEMTEST_START (60<<20)
71 #define CFG_MEMTEST_END (70<<20)
73 #define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
74 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
76 #define CFG_DDR_SIZE 256
78 /* HC, 75Ohm, DDR-II, DRQ */
79 #define CFG_DDRCDR 0x80000001
80 /* EN, ODT_WR, 3BA, 14row, 10col */
81 #define CFG_DDR_CS0_CONFIG 0x80014102
82 #define CFG_DDR_CS1_CONFIG 0x0
83 #define CFG_DDR_CS2_CONFIG 0x0
84 #define CFG_DDR_CS3_CONFIG 0x0
86 #define CFG_DDR_CS0_BNDS 0x0000000f
87 #define CFG_DDR_CS1_BNDS 0x0
88 #define CFG_DDR_CS2_BNDS 0x0
89 #define CFG_DDR_CS3_BNDS 0x0
91 #define CFG_DDR_CLK_CNTL 0x02000000
93 #define CFG_DDR_TIMING_0 0x00260802
94 #define CFG_DDR_TIMING_1 0x2625b221
95 #define CFG_DDR_TIMING_2 0x1f9820c7
96 #define CFG_DDR_TIMING_3 0x00000000
98 /* ~MEM_EN, SREN, DDR-II, 32_BE */
99 #define CFG_DDR_SDRAM_CFG 0x43080000
100 #define CFG_DDR_SDRAM_CFG2 0x00401000
101 #define CFG_DDR_INTERVAL 0x04060100
103 #define CFG_DDR_MODE 0x078e0232
106 #define CFG_FLASH_CFI
107 #define CONFIG_FLASH_CFI_DRIVER
108 #define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
110 #define CFG_FLASH_BASE 0xFF800000
111 #define CFG_FLASH_SIZE 8
112 #define CFG_FLASH_SIZE_SHIFT 3
113 #define CFG_FLASH_EMPTY_INFO
114 #define CFG_FLASH_ERASE_TOUT 60000
115 #define CFG_FLASH_WRITE_TOUT 500
116 #define CFG_MAX_FLASH_BANKS 1
117 #define CFG_MAX_FLASH_SECT 256
119 #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_V)
120 #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
121 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS|\
122 OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | \
124 #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE
125 #define CFG_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CFG_FLASH_SIZE_SHIFT))
128 * U-Boot memory configuration
130 #define CFG_MONITOR_BASE TEXT_BASE
133 #define CONFIG_L1_INIT_RAM
134 #define CFG_INIT_RAM_LOCK
135 #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
136 #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
138 #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
139 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
140 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
142 /* CFG_MONITOR_LEN must be a multiple of CFG_ENV_SECT_SIZE */
143 #define CFG_MONITOR_LEN (512 * 1024)
144 #define CFG_MALLOC_LEN (512 * 1024)
147 * Local Bus LCRR and LBCR regs
148 * LCRR: DLL bypass, Clock divider is 4
149 * External Local Bus rate is
150 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
152 #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
153 #define CFG_LBC_LBCR 0x00000000
155 /* LB sdram refresh timer, about 6us */
156 #define CFG_LBC_LSRT 0x32000000
157 /* LB refresh timer prescal, 266MHz/32*/
158 #define CFG_LBC_MRTPR 0x20000000
163 #define CONFIG_CONS_INDEX 1
164 #undef CONFIG_SERIAL_SOFTWARE_FIFO
166 #define CFG_NS16550_SERIAL
167 #define CFG_NS16550_REG_SIZE 1
168 #define CFG_NS16550_CLK get_bus_freq(0)
170 #define CFG_BAUDRATE_TABLE \
171 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
173 #define CONFIG_CONSOLE ttyS0
174 #define CONFIG_BAUDRATE 115200
176 #define CFG_NS16550_COM1 (CFG_IMMR + 0x4500)
177 #define CFG_NS16550_COM2 (CFG_IMMR + 0x4600)
179 /* pass open firmware flat tree */
180 #define CONFIG_OF_LIBFDT 1
181 #define CONFIG_OF_BOARD_SETUP 1
182 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
183 #define MV_DTB_NAME "mvblm7.dtb"
188 #define CFG_PCI1_MEM_BASE 0x80000000
189 #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
190 #define CFG_PCI1_MEM_SIZE 0x10000000
191 #define CFG_PCI1_MMIO_BASE (CFG_PCI1_MEM_BASE + CFG_PCI1_MEM_SIZE)
192 #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
193 #define CFG_PCI1_MMIO_SIZE 0x10000000
194 #define CFG_PCI1_IO_BASE 0x00000000
195 #define CFG_PCI1_IO_PHYS 0xE2000000
196 #define CFG_PCI1_IO_SIZE 0x01000000
198 #define _IO_BASE 0x00000000
200 #define CONFIG_NET_MULTI 1
201 #define CONFIG_NET_RETRY_COUNT 3
204 #define CONFIG_83XX_CLKIN 66666667
205 #define CONFIG_PCI_PNP
206 #define CONFIG_PCI_SCAN_SHOW
210 #define CFG_VSC8601_SKEWFIX
211 #define CFG_VSC8601_SKEW_TX 3
212 #define CFG_VSC8601_SKEW_RX 3
217 #define CONFIG_HAS_ETH0
218 #define CONFIG_TSEC1_NAME "TSEC0"
219 #define CONFIG_FEC1_PHY_NORXERR
220 #define CFG_TSEC1_OFFSET 0x24000
221 #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET)
222 #define TSEC1_PHY_ADDR 0x10
223 #define TSEC1_PHYIDX 0
224 #define TSEC1_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
226 #define CONFIG_HAS_ETH1
227 #define CONFIG_TSEC2_NAME "TSEC1"
228 #define CONFIG_FEC2_PHY_NORXERR
229 #define CFG_TSEC2_OFFSET 0x25000
230 #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET)
231 #define TSEC2_PHY_ADDR 0x11
232 #define TSEC2_PHYIDX 0
233 #define TSEC2_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
235 #define CONFIG_ETHPRIME "TSEC0"
237 #define CONFIG_BOOTP_VENDOREX
238 #define CONFIG_BOOTP_SUBNETMASK
239 #define CONFIG_BOOTP_GATEWAY
240 #define CONFIG_BOOTP_DNS
241 #define CONFIG_BOOTP_DNS2
242 #define CONFIG_BOOTP_HOSTNAME
243 #define CONFIG_BOOTP_BOOTFILESIZE
244 #define CONFIG_BOOTP_BOOTPATH
245 #define CONFIG_BOOTP_NTPSERVER
246 #define CONFIG_BOOTP_RANDOM_DELAY
247 #define CONFIG_BOOTP_SEND_HOSTNAME
250 #define CONFIG_HAS_FSL_DR_USB
255 #undef CFG_FLASH_PROTECTION
256 #define CONFIG_ENV_OVERWRITE
258 #define CFG_ENV_IS_IN_FLASH 1
259 #define CFG_ENV_ADDR 0xFF800000
260 #define CFG_ENV_SIZE 0x2000
261 #define CFG_ENV_SECT_SIZE 0x2000
262 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR+CFG_ENV_SIZE)
263 #define CFG_ENV_SIZE_REDUND CFG_ENV_SIZE
265 #define CONFIG_LOADS_ECHO
266 #define CFG_LOADS_BAUD_CHANGE
269 * Command line configuration.
271 #include <config_cmd_default.h>
273 #define CONFIG_CMD_CACHE
274 #define CONFIG_CMD_IRQ
275 #define CONFIG_CMD_NET
276 #define CONFIG_CMD_MII
277 #define CONFIG_CMD_PING
278 #define CONFIG_CMD_DHCP
279 #define CONFIG_CMD_SDRAM
280 #define CONFIG_CMD_PCI
281 #define CONFIG_CMD_I2C
282 #define CONFIG_CMD_FPGA
284 #undef CONFIG_WATCHDOG
287 * Miscellaneous configurable options
290 #define CONFIG_CMDLINE_EDITING
291 #define CFG_HUSH_PARSER
292 #define CFG_PROMPT_HUSH_PS2 "> "
294 /* default load address */
295 #define CFG_LOAD_ADDR 0x2000000
296 /* default location for tftp and bootm */
297 #define CONFIG_LOADADDR 0x200000
299 #define CFG_PROMPT "mvBL-M7> "
300 #define CFG_CBSIZE 256
302 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
303 #define CFG_MAXARGS 16
304 #define CFG_BARGSIZE CFG_CBSIZE
308 * For booting Linux, the board info and command line data
309 * have to be in the first 8 MB of memory, since this is
310 * the maximum mapped by the Linux kernel during initialization.
312 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
314 #define CFG_HRCW_LOW 0x0
315 #define CFG_HRCW_HIGH 0x0
320 #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
321 #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
322 #define CFG_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
323 #define CFG_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
326 #define CFG_SCCR_ENCCM 0
327 #define CFG_SCCR_USBMPHCM 0
328 #define CFG_SCCR_USBDRCM 2
329 #define CFG_SCCR_TSEC1CM 1
330 #define CFG_SCCR_TSEC2CM 1
332 #define CFG_SICRH 0x1fff8003
333 #define CFG_SICRL (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
335 #define CFG_HID0_INIT 0x000000000
336 #define CFG_HID0_FINAL CFG_HID0_INIT
338 #define CFG_HID2 HID2_HBE
339 #define CONFIG_HIGH_BATS 1
342 #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
343 #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
346 #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
347 #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
348 #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
350 #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
358 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
359 #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | \
361 #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
363 /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
364 #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
365 #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
369 #define CFG_DBAT0L CFG_IBAT0L
370 #define CFG_DBAT0U CFG_IBAT0U
371 #define CFG_DBAT1L CFG_IBAT1L
372 #define CFG_DBAT1U CFG_IBAT1U
373 #define CFG_DBAT2L CFG_IBAT2L
374 #define CFG_DBAT2U CFG_IBAT2U
375 #define CFG_DBAT3L CFG_IBAT3L
376 #define CFG_DBAT3U CFG_IBAT3U
377 #define CFG_DBAT4L CFG_IBAT4L
378 #define CFG_DBAT4U CFG_IBAT4U
379 #define CFG_DBAT5L CFG_IBAT5L
380 #define CFG_DBAT5U CFG_IBAT5U
381 #define CFG_DBAT6L CFG_IBAT6L
382 #define CFG_DBAT6U CFG_IBAT6U
383 #define CFG_DBAT7L CFG_IBAT7L
384 #define CFG_DBAT7U CFG_IBAT7U
387 * Internal Definitions
391 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
392 #define BOOTFLAG_WARM 0x02 /* Software reboot */
396 * Environment Configuration
398 #define CONFIG_ENV_OVERWRITE
400 #define CONFIG_NETDEV eth0
402 /* Default path and filenames */
403 #define CONFIG_BOOTDELAY 5
404 #define CONFIG_AUTOBOOT_KEYED
405 #define CONFIG_AUTOBOOT_STOP_STR "s"
406 #define CONFIG_ZERO_BOOTDELAY_CHECK
407 #define CONFIG_RESET_TO_RETRY 1000
409 #define MV_CI mvBL-M7
410 #define MV_VCI mvBL-M7
411 #define MV_FPGA_DATA 0xfff80000
412 #define MV_FPGA_SIZE 0x00076ca2
413 #define MV_KERNEL_ADDR 0xff810000
414 #define MV_INITRD_ADDR 0xffb00000
415 #define MV_AUTOSCR_ADDR 0xff804000
416 #define MV_AUTOSCR_ADDR2 0xff806000
417 #define MV_DTB_ADDR 0xff808000
418 #define MV_INITRD_LENGTH 0x00400000
420 #define CONFIG_SHOW_BOOT_PROGRESS 1
422 #define MV_KERNEL_ADDR_RAM 0x00100000
423 #define MV_DTB_ADDR_RAM 0x00600000
424 #define MV_INITRD_ADDR_RAM 0x01000000
426 #define CONFIG_BOOTCOMMAND "if imi ${autoscr_addr}; \
427 then autoscr ${autoscr_addr}; \
428 else autoscr ${autoscr_addr2}; \
430 #define CONFIG_BOOTARGS "root=/dev/ram ro rootfstype=squashfs"
432 #define CONFIG_EXTRA_ENV_SETTINGS \
434 "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0" \
439 "fpgadata=" MK_STR(MV_FPGA_DATA) "\0" \
440 "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0" \
441 "autoscr_addr=" MK_STR(MV_AUTOSCR_ADDR) "\0" \
442 "autoscr_addr2=" MK_STR(MV_AUTOSCR_ADDR2) "\0" \
443 "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0" \
444 "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0" \
445 "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0" \
446 "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0" \
447 "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0" \
448 "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0" \
449 "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0" \
450 "dtb_name=" MK_STR(MV_DTB_NAME) "\0" \
451 "mv_version=" U_BOOT_VERSION "\0" \
452 "dhcp_client_id=" MK_STR(MV_CI) "\0" \
453 "dhcp_vendor-class-identifier=" MK_STR(MV_VCI) "\0" \
455 "use_static_ipaddr=no\0" \
456 "static_ipaddr=192.168.90.10\0" \
457 "static_netmask=255.255.255.0\0" \
458 "static_gateway=0.0.0.0\0" \
459 "initrd_name=uInitrd.mvblm7-xenorfs\0" \
463 "tried_bootfromflash=no\0" \
464 "tried_bootfromnet=no\0" \
465 "bootfile=mvblm72625.boot\0" \
468 "mvbcdma_debug=0\0" \
470 "propdev_debug=0\0" \
473 "usb_dr_mode=host\0" \
477 #define CONFIG_FPGA_COUNT 1
478 #define CONFIG_FPGA CFG_ALTERA_CYCLON2
479 #define CONFIG_FPGA_ALTERA
480 #define CONFIG_FPGA_CYCLON2