2 * Balloon3 configuration file
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * High Level Board Configuration Options
28 #define CONFIG_PXA27X 1 /* Marvell PXA270 CPU */
29 #define CONFIG_BALLOON3 1 /* Balloon3 board */
32 * Environment settings
34 #define CONFIG_ENV_OVERWRITE
35 #define CONFIG_SYS_MALLOC_LEN (128*1024)
36 #define CONFIG_ARCH_CPU_INIT
37 #define CONFIG_BOOTCOMMAND \
38 "fpga load 0x0 0x50000 0x62638; " \
39 "if usb reset && fatload usb 0 0xa4000000 uImage; then " \
40 "bootm 0xa4000000; " \
43 #define CONFIG_BOOTARGS "console=tty0 console=ttyS2,115200"
44 #define CONFIG_TIMESTAMP
45 #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
46 #define CONFIG_CMDLINE_TAG
47 #define CONFIG_SETUP_MEMORY_TAGS
48 #define CONFIG_SYS_TEXT_BASE 0x0
49 #define CONFIG_LZMA /* LZMA compression support */
52 * Serial Console Configuration
54 #define CONFIG_PXA_SERIAL
55 #define CONFIG_STUART 1
56 #define CONFIG_BAUDRATE 115200
57 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
60 * Bootloader Components Configuration
62 #include <config_cmd_default.h>
66 #undef CONFIG_CMD_IMLS
67 #define CONFIG_CMD_USB
68 #define CONFIG_CMD_FPGA
74 #ifdef CONFIG_CMD_KGDB
75 #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
76 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
80 * HUSH Shell Configuration
82 #define CONFIG_SYS_HUSH_PARSER 1
83 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
85 #define CONFIG_SYS_LONGHELP
86 #ifdef CONFIG_SYS_HUSH_PARSER
87 #define CONFIG_SYS_PROMPT "$ "
89 #define CONFIG_SYS_PROMPT "=> "
91 #define CONFIG_SYS_CBSIZE 256
92 #define CONFIG_SYS_PBSIZE \
93 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
94 #define CONFIG_SYS_MAXARGS 16
95 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
96 #define CONFIG_SYS_DEVICE_NULLDEV 1
101 #undef CONFIG_SYS_CLKS_IN_HZ
102 #define CONFIG_SYS_HZ 3250000 /* Timer @ 3250000 Hz */
103 #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
108 #define CONFIG_STACKSIZE (128*1024) /* regular stack */
109 #ifdef CONFIG_USE_IRQ
110 #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
111 #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
117 #define CONFIG_NR_DRAM_BANKS 3 /* 2 banks of DRAM */
118 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
119 #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
120 #define PHYS_SDRAM_2 0xb0000000 /* SDRAM Bank #2 */
121 #define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
122 #define PHYS_SDRAM_3 0x80000000 /* SDRAM Bank #2 */
123 #define PHYS_SDRAM_3_SIZE 0x08000000 /* 128 MB */
125 #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
126 #define CONFIG_SYS_DRAM_SIZE 0x18000000 /* 384 MB DRAM */
128 #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
129 #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
131 #define CONFIG_SYS_LOAD_ADDR 0xa1000000
133 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
134 #define CONFIG_SYS_INIT_SP_ADDR \
135 (PHYS_SDRAM_1 + GENERATED_GBL_DATA_SIZE + 2048)
140 #ifdef CONFIG_CMD_FLASH
141 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
142 #define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
143 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
145 #define CONFIG_SYS_FLASH_CFI
146 #define CONFIG_FLASH_CFI_DRIVER 1
147 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
149 #define CONFIG_SYS_MAX_FLASH_BANKS 1
150 #define CONFIG_SYS_MAX_FLASH_SECT 256
152 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
154 #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ)
155 #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ)
156 #define CONFIG_SYS_FLASH_LOCK_TOUT (2*CONFIG_SYS_HZ)
157 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (2*CONFIG_SYS_HZ)
158 #define CONFIG_SYS_FLASH_PROTECTION
159 #define CONFIG_ENV_IS_IN_FLASH
161 #define CONFIG_SYS_NO_FLASH
162 #define CONFIG_SYS_ENV_IS_NOWHERE
165 #define CONFIG_SYS_MONITOR_BASE 0x000000
166 #define CONFIG_SYS_MONITOR_LEN 0x40000
168 #define CONFIG_ENV_SIZE 0x2000
169 #define CONFIG_ENV_ADDR 0x40000
170 #define CONFIG_ENV_SECT_SIZE 0x10000
175 #define CONFIG_SYS_GPSR0_VAL 0x307dc7fd
176 #define CONFIG_SYS_GPSR1_VAL 0x03cffa4e
177 #define CONFIG_SYS_GPSR2_VAL 0x7131c000
178 #define CONFIG_SYS_GPSR3_VAL 0x01e1f3ff
180 #define CONFIG_SYS_GPCR0_VAL 0x0
181 #define CONFIG_SYS_GPCR1_VAL 0x0
182 #define CONFIG_SYS_GPCR2_VAL 0x0
183 #define CONFIG_SYS_GPCR3_VAL 0x0
185 #define CONFIG_SYS_GPDR0_VAL 0xc0f98e02
186 #define CONFIG_SYS_GPDR1_VAL 0xfcffa8b7
187 #define CONFIG_SYS_GPDR2_VAL 0x22e3ffff
188 #define CONFIG_SYS_GPDR3_VAL 0x000201fe
190 #define CONFIG_SYS_GAFR0_L_VAL 0x96c00000
191 #define CONFIG_SYS_GAFR0_U_VAL 0xa5e5459b
192 #define CONFIG_SYS_GAFR1_L_VAL 0x699b759a
193 #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5a5aa
194 #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
195 #define CONFIG_SYS_GAFR2_U_VAL 0x01f9a6aa
196 #define CONFIG_SYS_GAFR3_L_VAL 0x54510003
197 #define CONFIG_SYS_GAFR3_U_VAL 0x00001599
199 #define CONFIG_SYS_PSSR_VAL 0x30
204 #define CONFIG_SYS_CKEN 0xffffffff
205 #define CONFIG_SYS_CCCR 0x00000290
210 #define CONFIG_SYS_MSC0_VAL 0x7ff07ff8
211 #define CONFIG_SYS_MSC1_VAL 0x7ff07ff0
212 #define CONFIG_SYS_MSC2_VAL 0x74a42491
213 #define CONFIG_SYS_MDCNFG_VAL 0x89d309d3
214 #define CONFIG_SYS_MDREFR_VAL 0x001d8018
215 #define CONFIG_SYS_MDMRS_VAL 0x00220022
216 #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
217 #define CONFIG_SYS_SXCNFG_VAL 0x00000000
218 #define CONFIG_SYS_MEM_BUF_IMP 0x0f
221 * PCMCIA and CF Interfaces
223 #define CONFIG_SYS_MECR_VAL 0x00000000
224 #define CONFIG_SYS_MCMEM0_VAL 0x00014307
225 #define CONFIG_SYS_MCMEM1_VAL 0x00014307
226 #define CONFIG_SYS_MCATT0_VAL 0x0001c787
227 #define CONFIG_SYS_MCATT1_VAL 0x0001c787
228 #define CONFIG_SYS_MCIO0_VAL 0x0001430f
229 #define CONFIG_SYS_MCIO1_VAL 0x0001430f
235 #define CONFIG_BALLOON3LCD
236 #define CONFIG_VIDEO_LOGO
237 #define CONFIG_CMD_BMP
238 #define CONFIG_SPLASH_SCREEN
239 #define CONFIG_SPLASH_SCREEN_ALIGN
240 #define CONFIG_VIDEO_BMP_GZIP
241 #define CONFIG_VIDEO_BMP_RLE8
242 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
248 #ifdef CONFIG_CMD_USB
249 #define CONFIG_USB_OHCI_NEW
250 #define CONFIG_SYS_USB_OHCI_CPU_INIT
251 #define CONFIG_SYS_USB_OHCI_BOARD_INIT
252 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
253 #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
254 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "balloon3"
255 #define CONFIG_USB_STORAGE
256 #define CONFIG_DOS_PARTITION
257 #define CONFIG_CMD_FAT
258 #define CONFIG_CMD_EXT2
264 #ifdef CONFIG_CMD_FPGA
266 #define CONFIG_FPGA_XILINX
267 #define CONFIG_FPGA_SPARTAN3
268 #define CONFIG_SYS_FPGA_PROG_FEEDBACK
269 #define CONFIG_SYS_FPGA_WAIT 1000
270 #define CONFIG_MAX_FPGA_DEVICES 1
273 #endif /* __CONFIG_H */