2 * U-boot - Configuration file for BF533 STAMP board
5 #ifndef __CONFIG_BF533_STAMP_H__
6 #define __CONFIG_BF533_STAMP_H__
8 #include <asm/blackfin-config-pre.h>
14 #define CONFIG_BFIN_CPU bf533-0.3
15 #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
23 /* CONFIG_CLKIN_HZ is any value in Hz */
24 #define CONFIG_CLKIN_HZ 11059200
25 /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
27 #define CONFIG_CLKIN_HALF 0
28 /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
30 #define CONFIG_PLL_BYPASS 0
31 /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32 /* Values can range from 0-63 (where 0 means 64) */
33 #define CONFIG_VCO_MULT 45
34 /* CCLK_DIV controls the core clock divider */
35 /* Values can be 1, 2, 4, or 8 ONLY */
36 #define CONFIG_CCLK_DIV 1
37 /* SCLK_DIV controls the system clock divider */
38 /* Values can range from 1-15 */
39 #define CONFIG_SCLK_DIV 5
45 #define CONFIG_MEM_ADD_WDTH 11
46 #define CONFIG_MEM_SIZE 128
48 #define CONFIG_EBIU_SDRRC_VAL 0x268
49 #define CONFIG_EBIU_SDGCTL_VAL 0x911109
51 #define CONFIG_EBIU_AMGCTL_VAL 0xFF
52 #define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
53 #define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
55 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
56 #define CONFIG_SYS_MALLOC_LEN (384 * 1024)
62 #define ADI_CMDS_NETWORK 1
63 #define CONFIG_DRIVER_SMC91111 1
64 #define CONFIG_SMC91111_BASE 0x20300300
65 #define SMC91111_EEPROM_INIT() \
71 #define CONFIG_HOSTNAME bf533-stamp
72 /* Uncomment next line to use fixed MAC address */
73 /* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
79 #define CONFIG_FLASH_CFI_DRIVER
80 #define CONFIG_SYS_FLASH_BASE 0x20000000
81 #define CONFIG_SYS_FLASH_CFI
82 #define CONFIG_SYS_FLASH_CFI_AMD_RESET
83 #define CONFIG_SYS_MAX_FLASH_BANKS 1
84 #define CONFIG_SYS_MAX_FLASH_SECT 67
90 #define CONFIG_BFIN_SPI
91 #define CONFIG_ENV_SPI_MAX_HZ 30000000
92 #define CONFIG_SF_DEFAULT_HZ 30000000
93 #define CONFIG_SPI_FLASH
94 #define CONFIG_SPI_FLASH_ATMEL
95 #define CONFIG_SPI_FLASH_SPANSION
96 #define CONFIG_SPI_FLASH_STMICRO
97 #define CONFIG_SPI_FLASH_WINBOND
101 * Env Storage Settings
103 #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
104 #define CONFIG_ENV_IS_IN_SPI_FLASH
105 #define CONFIG_ENV_OFFSET 0x4000
106 #define CONFIG_ENV_SIZE 0x2000
107 #define CONFIG_ENV_SECT_SIZE 0x2000
109 #define CONFIG_ENV_IS_IN_FLASH
110 #define CONFIG_ENV_OFFSET 0x4000
111 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
112 #define CONFIG_ENV_SIZE 0x2000
113 #define CONFIG_ENV_SECT_SIZE 0x2000
115 #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
116 #define ENV_IS_EMBEDDED
118 #define ENV_IS_EMBEDDED_CUSTOM
124 * By default PF2 is used as SDA and PF3 as SCL on the Stamp board
126 #define CONFIG_SOFT_I2C
127 #ifdef CONFIG_SOFT_I2C
132 *pFIO_DIR |= PF_SCL; \
137 *pFIO_DIR |= PF_SDA; \
138 *pFIO_INEN &= ~PF_SDA; \
141 #define I2C_TRISTATE \
143 *pFIO_DIR &= ~PF_SDA; \
144 *pFIO_INEN |= PF_SDA; \
147 #define I2C_READ ((*pFIO_FLAG_D & PF_SDA) != 0)
148 #define I2C_SDA(bit) \
151 *pFIO_FLAG_S = PF_SDA; \
153 *pFIO_FLAG_C = PF_SDA; \
156 #define I2C_SCL(bit) \
159 *pFIO_FLAG_S = PF_SCL; \
161 *pFIO_FLAG_C = PF_SCL; \
164 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
166 #define CONFIG_SYS_I2C_SPEED 50000
167 #define CONFIG_SYS_I2C_SLAVE 0
172 * Compact Flash / IDE / ATA Settings
175 /* Enabled below option for CF support */
176 /* #define CONFIG_STAMP_CF */
177 #if defined(CONFIG_STAMP_CF)
178 #define CONFIG_MISC_INIT_R
179 #define CONFIG_DOS_PARTITION 1
180 #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
181 #undef CONFIG_IDE_LED /* no led for ide supported */
182 #undef CONFIG_IDE_RESET /* no reset for ide supported */
184 #define CONFIG_SYS_IDE_MAXBUS 1
185 #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
187 #define CONFIG_SYS_ATA_BASE_ADDR 0x20200000
188 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
190 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
191 #define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
192 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0007 /* alternate registers */
194 #define CONFIG_SYS_ATA_STRIDE 2
196 #undef CONFIG_EBIU_AMBCTL1_VAL
197 #define CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2
204 #define CONFIG_RTC_BFIN
205 #define CONFIG_UART_CONSOLE 0
207 /* FLASH/ETHERNET uses the same async bank */
208 #define SHARED_RESOURCES 1
210 /* define to enable boot progress via leds */
211 /* #define CONFIG_SHOW_BOOT_PROGRESS */
213 /* define to enable run status via led */
214 /* #define CONFIG_STATUS_LED */
215 #ifdef CONFIG_STATUS_LED
216 #define CONFIG_BOARD_SPECIFIC_LED
218 typedef unsigned int led_id_t;
219 void __led_init(led_id_t mask, int state);
220 void __led_set(led_id_t mask, int state);
221 void __led_toggle(led_id_t mask);
223 /* use LED1 to indicate booting/alive */
224 #define STATUS_LED_BOOT 0
225 #define STATUS_LED_BIT 1
226 #define STATUS_LED_STATE STATUS_LED_ON
227 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4)
228 /* use LED2 to indicate crash */
229 #define STATUS_LED_CRASH 1
230 #define STATUS_LED_BIT1 2
231 #define STATUS_LED_STATE1 STATUS_LED_ON
232 #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
235 /* define to enable splash screen support */
236 /* #define CONFIG_VIDEO */
240 * Pull in common ADI header for remaining command/environment setup
242 #include <configs/bfin_adi_common.h>
244 #include <asm/blackfin-config-post.h>