2 * Copyright (C) 2009 Texas Instruments Incorporated
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 #define CONFIG_SYS_NO_FLASH /* that is, no *NOR* flash */
27 #define CONFIG_SYS_CONSOLE_INFO_QUIET
29 /* SoC Configuration */
30 #define CONFIG_ARM926EJS /* arm926ejs CPU */
31 #define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
32 #define CONFIG_SYS_HZ_CLOCK 24000000 /* timer0 freq */
33 #define CONFIG_SYS_HZ 1000
34 #define CONFIG_SOC_DM365
36 #define CONFIG_MACH_TYPE MACH_TYPE_DAVINCI_DM365_EVM
38 #define CONFIG_HOSTNAME cam_enc_4xx
40 #define BOARD_LATE_INIT
41 #define CONFIG_CAM_ENC_LED_MASK 0x0fc00000
44 #define CONFIG_NR_DRAM_BANKS 1
45 #define PHYS_SDRAM_1 0x80000000
46 #define PHYS_SDRAM_1_SIZE (256 << 20) /* 256 MiB */
47 #define DDR_4BANKS /* 4-bank DDR2 (256MB) */
48 #define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
49 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
51 /* Serial Driver info: UART0 for console */
52 #define CONFIG_SYS_NS16550
53 #define CONFIG_SYS_NS16550_SERIAL
54 #define CONFIG_SYS_NS16550_REG_SIZE -4
55 #define CONFIG_SYS_NS16550_COM1 0x01c20000
56 #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK
57 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
58 #define CONFIG_CONS_INDEX 1
59 #define CONFIG_BAUDRATE 115200
61 /* Network Configuration */
62 #define CONFIG_DRIVER_TI_EMAC
63 #define CONFIG_EMAC_MDIO_PHY_NUM 0
64 #define CONFIG_SYS_EMAC_TI_CLKDIV 0xa9 /* 1MHz */
66 #define CONFIG_BOOTP_DEFAULT
67 #define CONFIG_BOOTP_DNS
68 #define CONFIG_BOOTP_DNS2
69 #define CONFIG_BOOTP_SEND_HOSTNAME
70 #define CONFIG_NET_RETRY_COUNT 10
71 #define CONFIG_CMD_MII
72 #define CONFIG_SYS_DCACHE_OFF
73 #define CONFIG_RESET_PHY_R
76 #define CONFIG_HARD_I2C
77 #define CONFIG_DRIVER_DAVINCI_I2C
78 #define CONFIG_SYS_I2C_SPEED 400000
79 #define CONFIG_SYS_I2C_SLAVE 0x10 /* SMBus host address */
81 /* NAND: socketed, two chipselects, normally 2 GBytes */
82 #define CONFIG_NAND_DAVINCI
83 #define CONFIG_SYS_NAND_CS 2
84 #define CONFIG_SYS_NAND_USE_FLASH_BBT
85 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
86 #define CONFIG_SYS_NAND_PAGE_2K
88 #define CONFIG_SYS_NAND_LARGEPAGE
89 #define CONFIG_SYS_NAND_BASE_LIST { 0x02000000, }
90 /* socket has two chipselects, nCE0 gated by address BIT(14) */
91 #define CONFIG_SYS_MAX_NAND_DEVICE 1
95 #define CONFIG_SPI_FLASH
96 #define CONFIG_SPI_FLASH_STMICRO
97 #define CONFIG_DAVINCI_SPI
98 #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
99 #define CONFIG_SYS_SPI_CLK davinci_clk_get(SPI_PLLDIV)
100 #define CONFIG_SF_DEFAULT_SPEED 3000000
101 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
102 #define CONFIG_CMD_SF
106 #define CONFIG_GENERIC_MMC
107 #define CONFIG_DAVINCI_MMC
108 #define CONFIG_MMC_MBLOCK
110 /* U-Boot command configuration */
111 #include <config_cmd_default.h>
113 #define CONFIG_CMD_BDI
114 #undef CONFIG_CMD_FLASH
115 #undef CONFIG_CMD_FPGA
116 #undef CONFIG_CMD_SETGETDCR
117 #define CONFIG_CMD_ASKENV
118 #define CONFIG_CMD_CACHE
119 #define CONFIG_CMD_DHCP
120 #define CONFIG_CMD_I2C
121 #define CONFIG_CMD_PING
122 #define CONFIG_CMD_SAVES
125 #define CONFIG_DOS_PARTITION
126 #define CONFIG_CMD_EXT2
127 #define CONFIG_CMD_FAT
128 #define CONFIG_CMD_MMC
131 #ifdef CONFIG_NAND_DAVINCI
132 #define CONFIG_CMD_MTDPARTS
133 #define CONFIG_MTD_PARTITIONS
134 #define CONFIG_MTD_DEVICE
135 #define CONFIG_CMD_NAND
136 #define CONFIG_CMD_UBI
137 #define CONFIG_CMD_UBIFS
138 #define CONFIG_RBTREE
142 #define CONFIG_CRC32_VERIFY
143 #define CONFIG_MX_CYCLIC
145 /* U-Boot general configuration */
146 #undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
147 #define CONFIG_BOOTFILE "uImage" /* Boot file name */
148 #define CONFIG_SYS_PROMPT "cam_enc_4xx> " /* Monitor Command Prompt */
149 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
150 #define CONFIG_SYS_PBSIZE /* Print buffer size */ \
151 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
152 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
153 #define CONFIG_SYS_HUSH_PARSER
154 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
155 #define CONFIG_SYS_LONGHELP
158 #define CONFIG_MENU_SHOW
160 #define CONFIG_CMD_PXE
161 #define CONFIG_BOARD_IMG_ADDR_R 0x80000000
163 #ifdef CONFIG_NAND_DAVINCI
164 #define CONFIG_ENV_SIZE (16 << 10)
165 #define CONFIG_ENV_IS_IN_NAND
166 #define CONFIG_ENV_OFFSET 0x180000
167 #define CONFIG_ENV_OFFSET_REDUND 0x1c0000
168 #define CONFIG_ENV_RANGE 0x020000
169 #undef CONFIG_ENV_IS_IN_FLASH
172 #if defined(CONFIG_MMC) && !defined(CONFIG_ENV_IS_IN_NAND)
173 #define CONFIG_CMD_ENV
174 #define CONFIG_SYS_MMC_ENV_DEV 0
175 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
176 #define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
177 #define CONFIG_ENV_IS_IN_MMC
178 #undef CONFIG_ENV_IS_IN_FLASH
181 #define CONFIG_BOOTDELAY 3
183 * 24MHz InputClock / 15 prediv -> 1.6 MHz timer running
186 #define CONFIG_AIT_TIMER_TIMEOUT 0x186a00
188 #define CONFIG_CMDLINE_EDITING
189 #define CONFIG_VERSION_VARIABLE
190 #define CONFIG_TIMESTAMP
192 /* U-Boot memory configuration */
193 #define CONFIG_STACKSIZE (256 << 10) /* 256 KiB */
194 #define CONFIG_SYS_MALLOC_LEN (1 << 20) /* 1 MiB */
195 #define CONFIG_SYS_MEMTEST_START 0x80000000 /* physical address */
196 #define CONFIG_SYS_MEMTEST_END 0x81000000 /* test 16MB RAM */
198 /* Linux interfacing */
199 #define CONFIG_CMDLINE_TAG
200 #define CONFIG_SETUP_MEMORY_TAGS
201 #define CONFIG_SYS_BARGSIZE 1024 /* bootarg Size */
202 #define CONFIG_SYS_LOAD_ADDR 0x80700000 /* kernel address */
204 #define MTDIDS_DEFAULT "nand0=davinci_nand.0"
205 #define MTDPARTS_DEFAULT \
214 #define CONFIG_SYS_NAND_PAGE_SIZE 0x800
215 #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
217 /* Defines for SPL */
219 #define CONFIG_SPL_NAND_SUPPORT
220 #define CONFIG_SPL_NAND_SIMPLE
221 #define CONFIG_SPL_NAND_LOAD
222 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
223 #define CONFIG_SPL_SERIAL_SUPPORT
224 #define CONFIG_SPL_POST_MEM_SUPPORT
225 #define CONFIG_SPL_LDSCRIPT "$(BOARDDIR)/u-boot-spl.lds"
226 #define CONFIG_SPL_STACK (0x00010000 + 0x7f00)
228 #define CONFIG_SPL_TEXT_BASE 0x0000020 /*CONFIG_SYS_SRAM_START*/
229 #define CONFIG_SPL_MAX_SIZE 12320
231 #ifndef CONFIG_SPL_BUILD
232 #define CONFIG_SYS_TEXT_BASE 0x81080000
235 #define CONFIG_SYS_NAND_BASE 0x02000000
236 #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
237 CONFIG_SYS_NAND_PAGE_SIZE)
239 #define CONFIG_SYS_NAND_ECCPOS { \
240 24, 25, 26, 27, 28, \
241 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
242 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
243 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
245 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
246 #define CONFIG_SYS_NAND_ECCSIZE 0x200
247 #define CONFIG_SYS_NAND_ECCBYTES 10
248 #define CONFIG_SYS_NAND_OOBSIZE 64
249 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
252 * RBL searches from Block n (n = 1..24)
253 * so we can define, how many UBL Headers
254 * we can write before the real spl code
256 #define CONFIG_SYS_NROF_PAGES_NAND_SPL 6
258 #define CONFIG_SYS_NAND_U_BOOT_DST 0x81080000 /* u-boot TEXT_BASE */
259 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
262 * Post tests for memory testing
264 #define CONFIG_POST CONFIG_SYS_POST_MEMORY
265 #define _POST_WORD_ADDR 0x0
267 #define CONFIG_DISPLAY_CPUINFO
268 #define CONFIG_DISPLAY_BOARDINFO
270 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK
272 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
273 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0xa0000
276 * U-Boot is a 3rd stage loader and if booting with spl, cpu setup is
277 * done in board_init_f from c code.
279 #define CONFIG_SKIP_LOWLEVEL_INIT
282 #define CONFIG_SYS_UBL_BLOCK (CONFIG_SYS_NAND_PAGE_SIZE)
284 #define CONFIG_SYS_DM36x_PLL1_PLLM 0x55
285 #define CONFIG_SYS_DM36x_PLL1_PREDIV 0x8005
286 #define CONFIG_SYS_DM36x_PLL2_PLLM 0x09
287 #define CONFIG_SYS_DM36x_PLL2_PREDIV 0x8000
288 #define CONFIG_SYS_DM36x_PERI_CLK_CTRL 0x243F04FC
289 #define CONFIG_SYS_DM36x_PLL1_PLLDIV1 0x801b
290 #define CONFIG_SYS_DM36x_PLL1_PLLDIV2 0x8001
291 /* POST DIV 680/2 = 340Mhz -> MJCP and HDVICP bus interface clock */
292 #define CONFIG_SYS_DM36x_PLL1_PLLDIV3 0x8001
294 * POST DIV 680/4 = 170Mhz -> EDMA/Peripheral CFG0(1/2 MJCP/HDVICP bus
297 #define CONFIG_SYS_DM36x_PLL1_PLLDIV4 0x8003
298 /* POST DIV 680/2 = 340Mhz -> VPSS */
299 #define CONFIG_SYS_DM36x_PLL1_PLLDIV5 0x8001
300 /* POST DIV 680/9 = 75.6 Mhz -> VENC */
301 #define CONFIG_SYS_DM36x_PLL1_PLLDIV6 0x8008
303 * POST DIV 680/1 = 680Mhz -> DDRx2(with internal divider of 2, clock boils
306 #define CONFIG_SYS_DM36x_PLL1_PLLDIV7 0x8000
307 /* POST DIV 680/7= 97Mhz-> MMC0/SD0 */
308 #define CONFIG_SYS_DM36x_PLL1_PLLDIV8 0x8006
309 /* POST DIV 680/28 = 24.3Mhz-> CLKOUT */
310 #define CONFIG_SYS_DM36x_PLL1_PLLDIV9 0x801b
312 #define CONFIG_SYS_DM36x_PLL2_PLLDIV1 0x8011
313 /* POST DIV 432/1=432 Mhz -> ARM926/(HDVICP block) clk */
314 #define CONFIG_SYS_DM36x_PLL2_PLLDIV2 0x8000
315 #define CONFIG_SYS_DM36x_PLL2_PLLDIV3 0x8001
316 /* POST DIV 432/21= 20.5714 Mhz->VOICE Codec clk */
317 #define CONFIG_SYS_DM36x_PLL2_PLLDIV4 0x8014
318 /* POST DIV 432/16=27 Mhz -> VENC(For SD modes, requires) */
319 #define CONFIG_SYS_DM36x_PLL2_PLLDIV5 0x800f
322 * READ LATENCY 7 (CL + 2)
324 * CONFIG_EXT_STRBEN = 1
326 #define CONFIG_SYS_DM36x_DDR2_DDRPHYCR (0 \
327 | DV_DDR_PHY_EXT_STRBEN \
328 | DV_DDR_PHY_PWRDNEN \
329 | (7 << DV_DDR_PHY_RD_LATENCY_SHIFT))
332 * T_RFC = (trfc/DDR_CLK) - 1 = (195 / 2.941) - 1
333 * T_RP = (trp/DDR_CLK) - 1 = (12.5 / 2.941) - 1
334 * T_RCD = (trcd/DDR_CLK) - 1 = (12.5 / 2.941) - 1
335 * T_WR = (twr/DDR_CLK) - 1 = (15 / 2.941) - 1
336 * T_RAS = (tras/DDR_CLK) - 1 = (45 / 2.941) - 1
337 * T_RC = (trc/DDR_CLK) - 1 = (57.5 / 2.941) - 1
338 * T_RRD = (trrd/DDR_CLK) - 1 = (7.5 / 2.941) - 1
339 * T_WTR = (twtr/DDR_CLK) - 1 = (7.5 / 2.941) - 1
341 #define CONFIG_SYS_DM36x_DDR2_SDTIMR (0 \
342 | (66 << DV_DDR_SDTMR1_RFC_SHIFT) \
343 | (4 << DV_DDR_SDTMR1_RP_SHIFT) \
344 | (4 << DV_DDR_SDTMR1_RCD_SHIFT) \
345 | (5 << DV_DDR_SDTMR1_WR_SHIFT) \
346 | (14 << DV_DDR_SDTMR1_RAS_SHIFT) \
347 | (19 << DV_DDR_SDTMR1_RC_SHIFT) \
348 | (2 << DV_DDR_SDTMR1_RRD_SHIFT) \
349 | (2 << DV_DDR_SDTMR1_WTR_SHIFT))
352 * T_RASMAX = (trasmax/refresh_rate) - 1 = (70K / 7812.6) - 1
353 * T_XP = tCKE - 1 = 3 - 2
354 * T_XSNR= ((trfc + 10)/DDR_CLK) - 1 = (205 / 2.941) - 1
355 * T_XSRD = txsrd - 1 = 200 - 1
356 * T_RTP = (trtp/DDR_CLK) - 1 = (7.5 / 2.941) - 1
357 * T_CKE = tcke - 1 = 3 - 1
359 #define CONFIG_SYS_DM36x_DDR2_SDTIMR2 (0 \
360 | (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) \
361 | (2 << DV_DDR_SDTMR2_XP_SHIFT) \
362 | (69 << DV_DDR_SDTMR2_XSNR_SHIFT) \
363 | (199 << DV_DDR_SDTMR2_XSRD_SHIFT) \
364 | (2 << DV_DDR_SDTMR2_RTP_SHIFT) \
365 | (2 << DV_DDR_SDTMR2_CKE_SHIFT))
367 /* PR_OLD_COUNT = 0xfe */
368 #define CONFIG_SYS_DM36x_DDR2_PBBPR 0x000000FE
369 /* refresh rate = 0x768 */
370 #define CONFIG_SYS_DM36x_DDR2_SDRCR 0x00000768
372 #define CONFIG_SYS_DM36x_DDR2_SDBCR (0 \
373 | (2 << DV_DDR_SDCR_PAGESIZE_SHIFT) \
374 | (3 << DV_DDR_SDCR_IBANK_SHIFT) \
375 | (5 << DV_DDR_SDCR_CL_SHIFT) \
376 | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) \
377 | (1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT) \
378 | (1 << DV_DDR_SDCR_DDREN_SHIFT) \
379 | (0 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) \
380 | (1 << DV_DDR_SDCR_DDR2EN_SHIFT) \
381 | (1 << DV_DDR_SDCR_DDR_DDQS_SHIFT) \
382 | (1 << DV_DDR_SDCR_BOOTUNLOCK_SHIFT))
384 #define CONFIG_SYS_DM36x_AWCCR 0xff
385 #define CONFIG_SYS_DM36x_AB1CR 0x40400204
386 #define CONFIG_SYS_DM36x_AB2CR 0x04ca2650
388 /* All Video Inputs */
389 #define CONFIG_SYS_DM36x_PINMUX0 0x00000000
392 * GPIO 86, 87 + 90 0x0000f030
394 #define CONFIG_SYS_DM36x_PINMUX1 0x00530002
395 #define CONFIG_SYS_DM36x_PINMUX2 0x00001815
397 * SPI1, UART1, I2C, SD0, SD1, McBSP0, CLKOUTs
400 #define CONFIG_SYS_DM36x_PINMUX3 0x9b5affff
402 * MMC/SD0 instead of MS, SPI0
405 #define CONFIG_SYS_DM36x_PINMUX4 0x00002655
408 * Default environment settings
410 #define xstr(s) str(s)
413 #define DVN4XX_UBOOT_ADDR_R_RAM 0x80000000
414 /* (DVN4XX_UBOOT_ADDR_R_RAM + CONFIG_SYS_NAND_PAGE_SIZE) */
415 #define DVN4XX_UBOOT_ADDR_R_NAND_SPL 0x80000800
417 * (DVN4XX_UBOOT_ADDR_R_NAND_SPL + (CONFIG_SYS_NROF_PAGES_NAND_SPL * \
418 * CONFIG_SYS_NAND_PAGE_SIZE))
420 #define DVN4XX_UBOOT_ADDR_R_UBOOT 0x80003800
422 #define CONFIG_EXTRA_ENV_SETTINGS \
423 "u_boot_addr_r=" xstr(DVN4XX_UBOOT_ADDR_R_RAM) "\0" \
424 "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.ubl\0" \
425 "load=tftp ${u_boot_addr_r} ${u-boot}\0" \
426 "pagesz=" xstr(CONFIG_SYS_NAND_PAGE_SIZE) "\0" \
427 "writeheader=nandrbl rbl;nand erase 20000 ${pagesz};" \
428 "nand write ${u_boot_addr_r} 20000 ${pagesz};" \
430 "writenand_spl=nandrbl rbl;nand erase 0 3000;" \
431 "nand write " xstr(DVN4XX_UBOOT_ADDR_R_NAND_SPL) \
432 " 0 3000;nandrbl uboot\0" \
433 "writeuboot=nandrbl uboot;" \
434 "nand erase " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
435 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) \
436 ";nand write " xstr(DVN4XX_UBOOT_ADDR_R_UBOOT) \
437 " " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
438 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0" \
439 "update=run load writenand_spl writeuboot\0" \
440 "bootcmd=run net_nfs\0" \
441 "rootpath=/opt/eldk-arm/arm\0" \
442 "mtdids=" MTDIDS_DEFAULT "\0" \
443 "mtdparts=" MTDPARTS_DEFAULT "\0" \
445 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
446 "addmisc=setenv bootargs ${bootargs} app_reset=${app_reset}\0" \
447 "addcon=setenv bootargs ${bootargs} console=ttyS0," \
449 "addip=setenv bootargs ${bootargs} " \
450 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
451 ":${hostname}:${netdev}:off eth=${ethaddr} panic=1\0" \
452 "rootpath=/opt/eldk-arm/arm\0" \
453 "nfsargs=setenv bootargs root=/dev/nfs rw " \
454 "nfsroot=${serverip}:${rootpath}\0" \
455 "bootfile=" xstr(CONFIG_HOSTNAME) "/uImage \0" \
456 "kernel_addr_r=80600000\0" \
457 "load_kernel=tftp ${kernel_addr_r} ${bootfile}\0" \
458 "ubi_load_kernel=ubi part ubi 2048;ubifsmount ${img_volume};" \
459 "ubifsload ${kernel_addr_r} boot/uImage\0" \
460 "fit_addr_r=" xstr(CONFIG_BOARD_IMG_ADDR_R) "\0" \
461 "img_addr_r=" xstr(CONFIG_BOARD_IMG_ADDR_R) "\0" \
462 "img_file=" xstr(CONFIG_HOSTNAME) "/ait.itb\0" \
463 "header_addr=20000\0" \
464 "img_writeheader=nandrbl rbl;" \
465 "nand erase ${header_addr} ${pagesz};" \
466 "nand write ${img_addr_r} ${header_addr} ${pagesz};" \
468 "img_writespl=nandrbl rbl;nand erase 0 3000;" \
469 "nand write ${img_addr_r} 0 3000;nandrbl uboot\0" \
470 "img_writeuboot=nandrbl uboot;" \
471 "nand erase " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
472 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) \
473 ";nand write ${img_addr_r} " \
474 xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
475 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0" \
476 "img_writedfenv=ubi part ubi 2048;" \
477 "ubi write ${img_addr_r} default ${filesize}\0" \
478 "img_volume=rootfs1\0" \
479 "img_writeramdisk=ubi part ubi 2048;ubifsmount ${img_volume};" \
480 "ubi write ${img_addr_r} ${img_volume} ${filesize}\0" \
481 "load_img=tftp ${fit_addr_r} ${img_file}\0" \
482 "net_nfs=run load_kernel; " \
483 "run nfsargs addip addcon addmtd addmisc;" \
484 "bootm ${kernel_addr_r}\0" \
485 "ubi_ubi=run ubi_load_kernel; " \
486 "run ubiargs addip addcon addmtd addmisc;" \
487 "bootm ${kernel_addr_r}\0" \
488 "ubiargs=setenv bootargs ubi.mtd=4,2048" \
489 " root=ubi0:${img_volume} rw rootfstype=ubifs\0" \
491 "dvn_app_vers=void\0" \
492 "dvn_boot_vers=void\0" \
493 "savenewvers=run savetmpparms restoreparms; saveenv;" \
494 "run restoretmpparms\0" \
495 "savetmpparms=setenv y_ipaddr ${ipaddr};" \
496 "setenv y_netmask ${netmask};" \
497 "setenv y_serverip ${serverip};" \
498 "setenv y_gatewayip ${gatewayip}\0" \
499 "saveparms=setenv x_ipaddr ${ipaddr};" \
500 "setenv x_netmask ${netmask};" \
501 "setenv x_serverip ${serverip};" \
502 "setenv x_gatewayip ${gatewayip}\0" \
503 "restoreparms=setenv ipaddr ${x_ipaddr};" \
504 "setenv netmask ${x_netmask};" \
505 "setenv serverip ${x_serverip};" \
506 "setenv gatewayip ${x_gatewayip}\0" \
507 "restoretmpparms=setenv ipaddr ${y_ipaddr};" \
508 "setenv netmask ${y_netmask};" \
509 "setenv serverip ${y_serverip};" \
510 "setenv gatewayip ${y_gatewayip}\0" \
513 /* USB Configuration */
514 #define CONFIG_USB_DAVINCI
515 #define CONFIG_MUSB_HCD
516 #define CONFIG_DV_USBPHY_CTL (USBPHY_SESNDEN | USBPHY_VBDTCTEN | \
519 #define CONFIG_CMD_USB /* include support for usb cmd */
520 #define CONFIG_USB_STORAGE /* MSC class support */
521 #define CONFIG_CMD_STORAGE /* inclue support for usb-storage cmd */
522 #define CONFIG_CMD_FAT /* inclue support for FAT/storage */
523 #define CONFIG_DOS_PARTITION /* inclue support for FAT/storage */
525 #undef DAVINCI_DM365EVM
526 #define PINMUX4_USBDRVBUS_BITCLEAR 0x3000
527 #define PINMUX4_USBDRVBUS_BITSET 0x2000
529 #endif /* __CONFIG_H */