2 * CPUAT91 by (C) Copyright 2006-2010 Eric Benard
5 * Configuration settings for the CPUAT91 board.
7 * SPDX-License-Identifier: GPL-2.0+
10 #ifndef _CONFIG_CPUAT91_H
11 #define _CONFIG_CPUAT91_H
13 #include <asm/sizes.h>
16 #define CONFIG_SKIP_LOWLEVEL_INIT
17 #define CONFIG_SYS_TEXT_BASE 0x21F00000
19 #define CONFIG_BOOTDELAY 1
20 #define CONFIG_SYS_TEXT_BASE 0
23 #define AT91C_XTAL_CLOCK 18432000
24 #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
25 #define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
26 #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3)
27 #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
28 #define CONFIG_SYS_HZ 1000
30 #define CONFIG_ARM920T
31 #define CONFIG_AT91RM9200
32 #define CONFIG_CPUAT91
35 #include <asm/hardware.h> /* needed for port definitions */
37 #define CONFIG_CMDLINE_TAG
38 #define CONFIG_SETUP_MEMORY_TAGS
39 #define CONFIG_INITRD_TAG
40 #define CONFIG_BOARD_EARLY_INIT_F
42 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
43 #define CONFIG_SYS_USE_MAIN_OSCILLATOR
45 #define CONFIG_SYS_MC_PUIA_VAL 0x00000000
46 #define CONFIG_SYS_MC_PUP_VAL 0x00000000
47 #define CONFIG_SYS_MC_PUER_VAL 0x00000000
48 #define CONFIG_SYS_MC_ASR_VAL 0x00000000
49 #define CONFIG_SYS_MC_AASR_VAL 0x00000000
50 #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
51 #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
54 #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
55 #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz for USB */
56 #define CONFIG_SYS_MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock */
59 #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as D16/D31 */
60 #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
61 #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
62 #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
63 #define CONFIG_SYS_SDRC_CR_VAL 0x2188C155 /* set up the SDRAM */
64 #define CONFIG_SYS_SDRAM 0x20000000 /* address of the SDRAM */
65 #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the SDRAM */
66 #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to SDRAM */
67 #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
68 #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
69 #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
70 #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
71 #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
72 #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
74 #define CONFIG_ATMEL_USART
75 #define CONFIG_USART_BASE ATMEL_BASE_DBGU
76 #define CONFIG_USART_ID 0/* ignored in arm */
78 #undef CONFIG_HARD_I2C
79 #define AT91_PIN_SDA (1<<25)
80 #define AT91_PIN_SCL (1<<26)
82 #define CONFIG_SYS_I2C_INIT_BOARD
83 #define CONFIG_SYS_I2C_SPEED 50000
84 #define CONFIG_SYS_I2C_SLAVE 0
86 #define I2C_INIT i2c_init_board();
87 #define I2C_ACTIVE writel(AT91_PMX_AA_TWD, &pio->pioa.mddr);
88 #define I2C_TRISTATE writel(AT91_PMX_AA_TWD, &pio->pioa.mder);
89 #define I2C_READ ((readl(&pio->pioa.pdsr) & AT91_PMX_AA_TWD) != 0)
90 #define I2C_SDA(bit) \
92 writel(AT91_PMX_AA_TWD, &pio->pioa.sodr); \
94 writel(AT91_PMX_AA_TWD, &pio->pioa.codr);
95 #define I2C_SCL(bit) \
97 writel(AT91_PMX_AA_TWCK, &pio->pioa.sodr); \
99 writel(AT91_PMX_AA_TWCK, &pio->pioa.codr);
101 #define I2C_DELAY udelay(2500000/CONFIG_SYS_I2C_SPEED)
103 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
104 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
105 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 1
106 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
108 #define CONFIG_BOOTP_BOOTFILESIZE
109 #define CONFIG_BOOTP_BOOTPATH
110 #define CONFIG_BOOTP_GATEWAY
111 #define CONFIG_BOOTP_HOSTNAME
113 #include <config_cmd_default.h>
115 #define CONFIG_CMD_PING
116 #define CONFIG_CMD_MII
117 #define CONFIG_CMD_CACHE
118 #undef CONFIG_CMD_USB
119 #undef CONFIG_CMD_FPGA
120 #undef CONFIG_CMD_IMI
121 #undef CONFIG_CMD_LOADS
122 #undef CONFIG_CMD_NFS
123 #undef CONFIG_CMD_DHCP
125 #ifdef CONFIG_SYS_I2C_SOFT
126 #define CONFIG_CMD_EEPROM
127 #define CONFIG_CMD_I2C
130 #define CONFIG_NR_DRAM_BANKS 1
131 #define CONFIG_SYS_SDRAM_BASE 0x20000000
132 #define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
134 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
135 #define CONFIG_SYS_MEMTEST_END \
136 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - 512 * 1024)
138 #define CONFIG_DRIVER_AT91EMAC
139 #define CONFIG_SYS_RX_ETH_BUFFER 16
142 #define CONFIG_DRIVER_AT91EMAC_PHYADDR 1
143 #define CONFIG_NET_RETRY_COUNT 20
144 #define CONFIG_KS8721_PHY
146 #define CONFIG_SYS_FLASH_CFI
147 #define CONFIG_FLASH_CFI_DRIVER
148 #define CONFIG_SYS_FLASH_EMPTY_INFO
149 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
150 #define CONFIG_SYS_MAX_FLASH_BANKS 1
151 #define CONFIG_SYS_FLASH_PROTECTION
152 #define PHYS_FLASH_1 0x10000000
153 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
154 #define CONFIG_SYS_MAX_FLASH_SECT 128
155 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
156 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
157 #define PHYS_FLASH_SIZE (16 * 1024 * 1024)
158 #define CONFIG_SYS_FLASH_BANKS_LIST \
161 #if defined(CONFIG_CMD_USB)
162 #define CONFIG_USB_ATMEL
163 #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
164 #define CONFIG_USB_OHCI_NEW
165 #define CONFIG_USB_STORAGE
166 #define CONFIG_DOS_PARTITION
167 #define CONFIG_AT91C_PQFP_UHPBU
168 #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
169 #define CONFIG_SYS_USB_OHCI_CPU_INIT
170 #define CONFIG_SYS_USB_OHCI_REGS_BASE AT91_USB_HOST_BASE
171 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
172 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
175 #define CONFIG_ENV_IS_IN_FLASH
176 #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 128 * 1024)
177 #define CONFIG_ENV_SIZE (128 * 1024)
178 #define CONFIG_ENV_SECT_SIZE (128 * 1024)
180 #define CONFIG_SYS_LOAD_ADDR 0x21000000
182 #define CONFIG_BAUDRATE 115200
184 #define CONFIG_SYS_PROMPT "CPUAT91=> "
185 #define CONFIG_SYS_CBSIZE 256
186 #define CONFIG_SYS_MAXARGS 32
187 #define CONFIG_SYS_PBSIZE \
188 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
189 #define CONFIG_CMDLINE_EDITING
191 #define CONFIG_SYS_MALLOC_LEN \
192 ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 4 * 1024)
194 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - \
195 GENERATED_GBL_DATA_SIZE)
197 #define CONFIG_DEVICE_NULLDEV
198 #define CONFIG_SILENT_CONSOLE
200 #define CONFIG_AUTOBOOT_KEYED
201 #define CONFIG_AUTOBOOT_PROMPT \
202 "Press SPACE to abort autoboot\n"
203 #define CONFIG_AUTOBOOT_STOP_STR " "
204 #define CONFIG_AUTOBOOT_DELAY_STR "d"
206 #define CONFIG_VERSION_VARIABLE
208 #define MTDIDS_DEFAULT "nor0=physmap-flash.0"
209 #define MTDPARTS_DEFAULT \
210 "mtdparts=physmap-flash.0:" \
212 "128k(u-boot-env)," \
216 #define CONFIG_BOOTARGS \
217 "root=/dev/mtdblock3 rootfstype=jffs2 console=ttyS0,115200"
219 #define CONFIG_BOOTCOMMAND "run flashboot"
221 #define CONFIG_EXTRA_ENV_SETTINGS \
222 "mtdid=" MTDIDS_DEFAULT "\0" \
223 "mtdparts=" MTDPARTS_DEFAULT "\0" \
224 "flub=tftp 21000000 cpuat91/u-boot.bin; protect off 10000000 " \
225 "1001FFFF; erase 10000000 1001FFFF; cp.b 21000000 " \
226 "10000000 ${filesize}\0" \
227 "flui=tftp 21000000 cpuat91/uImage; protect off 10040000 " \
228 "1019ffff; erase 10040000 101fffff; cp.b 21000000 " \
229 "10040000 ${filesize}\0" \
230 "flrfs=tftp 21000000 cpuat91/rootfs.jffs2; protect off " \
231 "10200000 10ffffff; erase 10200000 10ffffff; cp.b " \
232 "21000000 10200000 ${filesize}\0" \
233 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
234 "flashboot=run ramargs;bootm 10040000\0" \
235 "netboot=run ramargs;tftpboot 21000000 cpuat91/uImage;" \
237 #endif /* _CONFIG_CPUAT91_H */