2 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
4 * Based on original Kirkwood support which is
6 * Marvell Semiconductor <www.marvell.com>
7 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
9 * SPDX-License-Identifier: GPL-2.0+
12 #ifndef _CONFIG_EDMINIV2_H
13 #define _CONFIG_EDMINIV2_H
19 #define CONFIG_SPL_FRAMEWORK
20 #define CONFIG_SPL_LIBGENERIC_SUPPORT
21 #define CONFIG_SPL_LIBCOMMON_SUPPORT
22 #define CONFIG_SPL_SERIAL_SUPPORT
23 #define CONFIG_SPL_NOR_SUPPORT
24 #define CONFIG_SPL_TEXT_BASE 0xffff0000
25 #define CONFIG_SPL_MAX_SIZE 0x0000fff0
26 #define CONFIG_SPL_STACK 0x00020000
27 #define CONFIG_SPL_BSS_START_ADDR 0x00020000
28 #define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
29 #define CONFIG_SYS_SPL_MALLOC_START 0x00040000
30 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
31 #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/orion5x/u-boot-spl.lds"
32 #define CONFIG_SPL_BOARD_INIT
33 #define CONFIG_SYS_UBOOT_BASE 0xfff90000
34 #define CONFIG_SYS_UBOOT_START 0x00800000
35 #define CONFIG_SYS_TEXT_BASE 0x00800000
38 * Version number information
41 #define CONFIG_IDENT_STRING " EDMiniV2"
44 * High Level Configuration Options (easy to change)
47 #define CONFIG_MARVELL 1
48 #define CONFIG_FEROCEON 1 /* CPU Core subversion */
49 #define CONFIG_88F5182 1 /* SOC Name */
50 #define CONFIG_MACH_EDMINIV2 1 /* Machine type */
52 #include <asm/arch/orion5x.h>
58 * Board-specific values for Orion5x MPP low level init:
59 * - MPPs 12 to 15 are SATA LEDs (mode 5)
60 * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
61 * MPP16 to MPP19, mode 0 for others
64 #define ORION5X_MPP0_7 0x00000003
65 #define ORION5X_MPP8_15 0x55550000
66 #define ORION5X_MPP16_23 0x00005555
69 * Board-specific values for Orion5x GPIO low level init:
70 * - GPIO3 is input (RTC interrupt)
71 * - GPIO16 is Power LED control (0 = on, 1 = off)
72 * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
73 * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
74 * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
75 * - GPIO22 is SATA disk power status ()
76 * - GPIO23 is supply status for SATA disk ()
77 * - GPIO24 is supply control for board (write 1 to power off)
78 * Last GPIO is 25, further bits are supposed to be 0.
79 * Enable mask has ones for INPUT, 0 for OUTPUT.
80 * Default is LED ON, board ON :)
83 #define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
84 #define ORION5X_GPIO_OUT_VALUE 0x00000000
85 #define ORION5X_GPIO_IN_POLARITY 0x000000d0
88 * NS16550 Configuration
91 #define CONFIG_SYS_NS16550
92 #define CONFIG_SYS_NS16550_SERIAL
93 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
94 #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
95 #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
98 * Serial Port configuration
99 * The following definitions let you select what serial you want to use
100 * for your console driver.
103 #define CONFIG_CONS_INDEX 1 /*Console on UART0 */
104 #define CONFIG_BAUDRATE 115200
105 #define CONFIG_SYS_BAUDRATE_TABLE \
106 { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
109 * FLASH configuration
112 #define CONFIG_SYS_FLASH_CFI
113 #define CONFIG_FLASH_CFI_DRIVER
114 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
115 #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
116 #define CONFIG_SYS_FLASH_BASE 0xfff80000
119 #define CONFIG_BOOTDELAY 3 /* default enable autoboot */
122 * For booting Linux, the board info and command line data
123 * have to be in the first 8 MB of memory, since this is
124 * the maximum mapped by the Linux kernel during initialization.
126 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
127 #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
128 #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
130 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
131 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
132 +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */
134 * Commands configuration
136 #define CONFIG_CMD_IDE
137 #define CONFIG_CMD_I2C
138 #define CONFIG_CMD_USB
144 #ifdef CONFIG_CMD_NET
145 #define CONFIG_MVGBE /* Enable Marvell GbE Driver */
146 #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
147 #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
148 #define CONFIG_PHY_BASE_ADR 0x8
149 #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
150 #define CONFIG_NETCONSOLE /* include NetConsole support */
151 #define CONFIG_MII /* expose smi ove miiphy interface */
152 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
153 #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
159 #ifdef CONFIG_CMD_IDE
161 #define CONFIG_IDE_PREINIT
162 #define CONFIG_DOS_PARTITION
163 #define CONFIG_CMD_EXT2
164 /* ED Mini V has an IDE-compatible SATA connector for port 1 */
165 #define CONFIG_MVSATA_IDE
166 #define CONFIG_MVSATA_IDE_USE_PORT1
167 /* Needs byte-swapping for ATA data register */
168 #define CONFIG_IDE_SWAP_IO
169 /* Data, registers and alternate blocks are at the same offset */
170 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
171 #define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
172 #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
173 /* Each 8-bit ATA register is aligned to a 4-bytes address */
174 #define CONFIG_SYS_ATA_STRIDE 4
175 /* Controller supports 48-bits LBA addressing */
177 /* A single bus, a single device */
178 #define CONFIG_SYS_IDE_MAXBUS 1
179 #define CONFIG_SYS_IDE_MAXDEVICE 1
180 /* ATA registers base is at SATA controller base */
181 #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
182 /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
183 #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
184 /* end of IDE defines */
188 * Common USB/EHCI configuration
190 #ifdef CONFIG_CMD_USB
191 #define CONFIG_USB_EHCI /* Enable EHCI USB support */
192 #define CONFIG_USB_EHCI_MARVELL
193 #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
194 #define CONFIG_USB_STORAGE
195 #define CONFIG_DOS_PARTITION
196 #define CONFIG_ISO_PARTITION
197 #define CONFIG_SUPPORT_VFAT
198 #endif /* CONFIG_CMD_USB */
203 #ifdef CONFIG_CMD_I2C
204 #define CONFIG_SYS_I2C
205 #define CONFIG_SYS_I2C_MVTWSI
206 #define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
207 #define CONFIG_SYS_I2C_SLAVE 0x0
208 #define CONFIG_SYS_I2C_SPEED 100000
212 * Environment variables configurations
214 #define CONFIG_ENV_IS_IN_FLASH 1
215 #define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
216 #define CONFIG_ENV_SIZE 0x2000
217 #define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
220 * Size of malloc() pool
222 #define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
225 * Other required minimal configurations
227 #define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */
228 #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
229 #define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */
230 #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
231 #define CONFIG_NR_DRAM_BANKS 1
233 #define CONFIG_SYS_LOAD_ADDR 0x00800000
234 #define CONFIG_SYS_MEMTEST_START 0x00400000
235 #define CONFIG_SYS_MEMTEST_END 0x007fffff
236 #define CONFIG_SYS_RESET_ADDRESS 0xffff0000
237 #define CONFIG_SYS_MAXARGS 16
239 /* Use the HUSH parser */
240 #define CONFIG_SYS_HUSH_PARSER
242 /* Enable command line editing */
243 #define CONFIG_CMDLINE_EDITING
245 /* provide extensive help */
246 #define CONFIG_SYS_LONGHELP
248 /* additions for new relocation code, must be added to all boards */
249 #define CONFIG_SYS_SDRAM_BASE 0
250 #define CONFIG_SYS_INIT_SP_ADDR \
251 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
253 #endif /* _CONFIG_EDMINIV2_H */