2 * Copyright (C) 2012 Samsung Electronics
4 * Configuration settings for the SAMSUNG EXYNOS5250 board.
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 /* High Level Configuration Options */
29 #define CONFIG_SAMSUNG /* in a SAMSUNG core */
30 #define CONFIG_S5P /* S5P Family */
31 #define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32 #define CONFIG_SMDK5250 /* which is in a SMDK5250 */
34 #include <asm/arch/cpu.h> /* get chip and board defs */
36 #define CONFIG_SYS_GENERIC_BOARD
37 #define CONFIG_ARCH_CPU_INIT
38 #define CONFIG_DISPLAY_CPUINFO
39 #define CONFIG_DISPLAY_BOARDINFO
41 /* Enable fdt support for Exynos5250 */
42 #define CONFIG_ARCH_DEVICE_TREE exynos5250
43 #define CONFIG_OF_CONTROL
44 #define CONFIG_OF_SEPARATE
46 /* Keep L2 Cache Disabled */
47 #define CONFIG_SYS_DCACHE_OFF
49 #define CONFIG_SYS_SDRAM_BASE 0x40000000
50 #define CONFIG_SYS_TEXT_BASE 0x43E00000
52 /* input clock of PLL: SMDK5250 has 24MHz input clock */
53 #define CONFIG_SYS_CLK_FREQ 24000000
55 #define CONFIG_SETUP_MEMORY_TAGS
56 #define CONFIG_CMDLINE_TAG
57 #define CONFIG_INITRD_TAG
58 #define CONFIG_CMDLINE_EDITING
60 /* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
61 #define MACH_TYPE_SMDK5250 3774
62 #define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
64 /* Power Down Modes */
65 #define S5P_CHECK_SLEEP 0x00000BAD
66 #define S5P_CHECK_DIDLE 0xBAD00000
67 #define S5P_CHECK_LPA 0xABAD0000
69 /* Offset for inform registers */
70 #define INFORM0_OFFSET 0x800
71 #define INFORM1_OFFSET 0x804
73 /* Size of malloc() pool */
74 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
76 /* select serial console configuration */
77 #define CONFIG_SERIAL3 /* use SERIAL 3 */
78 #define CONFIG_BAUDRATE 115200
79 #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
81 /* Console configuration */
82 #define CONFIG_CONSOLE_MUX
83 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
84 #define EXYNOS_DEVICE_SETTINGS \
86 "stdout=serial,lcd\0" \
89 #define CONFIG_EXTRA_ENV_SETTINGS \
90 EXYNOS_DEVICE_SETTINGS
92 #define TZPC_BASE_OFFSET 0x10000
94 /* SD/MMC configuration */
95 #define CONFIG_GENERIC_MMC
98 #define CONFIG_S5P_SDHCI
100 #define CONFIG_BOARD_EARLY_INIT_F
105 /* allow to overwrite serial and ethaddr */
106 #define CONFIG_ENV_OVERWRITE
108 /* Command definition*/
109 #include <config_cmd_default.h>
111 #define CONFIG_CMD_PING
112 #define CONFIG_CMD_ELF
113 #define CONFIG_CMD_MMC
114 #define CONFIG_CMD_EXT2
115 #define CONFIG_CMD_FAT
116 #define CONFIG_CMD_NET
118 #define CONFIG_BOOTDELAY 3
119 #define CONFIG_ZERO_BOOTDELAY_CHECK
121 /* Thermal Management Unit */
122 #define CONFIG_EXYNOS_TMU
123 #define CONFIG_CMD_DTT
124 #define CONFIG_TMU_CMD_DTT
127 #define CONFIG_CMD_USB
128 #define CONFIG_USB_EHCI
129 #define CONFIG_USB_EHCI_EXYNOS
130 #define CONFIG_USB_STORAGE
134 #define COPY_BL2_FNPTR_ADDR 0x02020030
136 /* specific .lds file */
137 #define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
138 #define CONFIG_SPL_TEXT_BASE 0x02023400
139 #define CONFIG_SPL_MAX_SIZE (14 * 1024)
141 #define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
143 /* Miscellaneous configurable options */
144 #define CONFIG_SYS_LONGHELP /* undef to save memory */
145 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
146 #define CONFIG_SYS_PROMPT "SMDK5250 # "
147 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
148 #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
149 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
150 #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
151 /* Boot Argument Buffer Size */
152 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
153 /* memtest works on */
154 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
155 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
156 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
158 #define CONFIG_SYS_HZ 1000
160 #define CONFIG_RD_LVL
162 #define CONFIG_NR_DRAM_BANKS 8
163 #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
164 #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
165 #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
166 #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
167 #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
168 #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
169 #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
170 #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
171 #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
172 #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
173 #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
174 #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
175 #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
176 #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
177 #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
178 #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
179 #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
181 #define CONFIG_SYS_MONITOR_BASE 0x00000000
183 /* FLASH and environment organization */
184 #define CONFIG_SYS_NO_FLASH
185 #undef CONFIG_CMD_IMLS
186 #define CONFIG_IDENT_STRING " for SMDK5250"
188 #define CONFIG_SYS_MMC_ENV_DEV 0
190 #define CONFIG_SECURE_BL1_ONLY
192 /* Secure FW size configuration */
193 #ifdef CONFIG_SECURE_BL1_ONLY
194 #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
196 #define CONFIG_SEC_FW_SIZE 0
199 /* Configuration of BL1, BL2, ENV Blocks on mmc */
200 #define CONFIG_RES_BLOCK_SIZE (512)
201 #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
202 #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
203 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
205 #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
206 #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
207 #define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
209 /* U-boot copy size from boot Media to DRAM.*/
210 #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
211 #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
213 #define OM_STAT (0x1f << 1)
214 #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
215 #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
217 #define CONFIG_DOS_PARTITION
219 #define CONFIG_IRAM_STACK 0x02050000
221 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
224 #define CONFIG_SYS_I2C_INIT_BOARD
225 #define CONFIG_HARD_I2C
226 #define CONFIG_CMD_I2C
227 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
228 #define CONFIG_DRIVER_S3C24X0_I2C
229 #define CONFIG_I2C_MULTI_BUS
230 #define CONFIG_MAX_I2C_NUM 8
231 #define CONFIG_SYS_I2C_SLAVE 0x0
232 #define CONFIG_I2C_EDID
236 #define CONFIG_PMIC_I2C
237 #define CONFIG_PMIC_MAX77686
240 #define CONFIG_ENV_IS_IN_SPI_FLASH
241 #define CONFIG_SPI_FLASH
243 #ifdef CONFIG_SPI_FLASH
244 #define CONFIG_EXYNOS_SPI
245 #define CONFIG_CMD_SF
246 #define CONFIG_CMD_SPI
247 #define CONFIG_SPI_FLASH_WINBOND
248 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
249 #define CONFIG_SF_DEFAULT_SPEED 50000000
250 #define EXYNOS5_SPI_NUM_CONTROLLERS 5
253 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
254 #define CONFIG_ENV_SPI_MODE SPI_MODE_0
255 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
256 #define CONFIG_ENV_SPI_BUS 1
257 #define CONFIG_ENV_SPI_MAX_HZ 50000000
262 #define CONFIG_POWER_I2C
263 #define CONFIG_POWER_MAX77686
266 #define CONFIG_ENV_IS_IN_SPI_FLASH
267 #define CONFIG_SPI_FLASH
269 #ifdef CONFIG_SPI_FLASH
270 #define CONFIG_EXYNOS_SPI
271 #define CONFIG_CMD_SF
272 #define CONFIG_CMD_SPI
273 #define CONFIG_SPI_FLASH_WINBOND
274 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
275 #define CONFIG_SF_DEFAULT_SPEED 50000000
276 #define EXYNOS5_SPI_NUM_CONTROLLERS 5
279 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
280 #define CONFIG_ENV_SPI_MODE SPI_MODE_0
281 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
282 #define CONFIG_ENV_SPI_BUS 1
283 #define CONFIG_ENV_SPI_MAX_HZ 50000000
286 /* Ethernet Controllor Driver */
287 #ifdef CONFIG_CMD_NET
288 #define CONFIG_SMC911X
289 #define CONFIG_SMC911X_BASE 0x5000000
290 #define CONFIG_SMC911X_16_BIT
291 #define CONFIG_ENV_SROM_BANK 1
292 #endif /*CONFIG_CMD_NET*/
294 /* Enable PXE Support */
295 #ifdef CONFIG_CMD_NET
296 #define CONFIG_CMD_PXE
301 #define CONFIG_CMD_SOUND
302 #ifdef CONFIG_CMD_SOUND
305 #define CONFIG_SOUND_MAX98095
306 #define CONFIG_SOUND_WM8994
309 /* Enable devicetree support */
310 #define CONFIG_OF_LIBFDT
313 #define CONFIG_CMD_HASH
314 #define CONFIG_HASH_VERIFY
316 #define CONFIG_SHA256
321 #define CONFIG_EXYNOS_FB
322 #define CONFIG_EXYNOS_DP
323 #define LCD_XRES 2560
324 #define LCD_YRES 1600
325 #define LCD_BPP LCD_COLOR16
328 #endif /* __CONFIG_H */